

ON Semiconductor®

# FDN337N

## N-Channel Logic Level Enhancement Mode Field Effect Transistor

## **General Description**

SuperSOTTM-3 N-Channel logic level enhancement mode power field effect transistors are produced using ON Semiconductor's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance. These devices are particularly suited for low voltage applications in notebook computers, portable phones, PCMCIA cards, and other battery powered circuits where fast switching, and low in-line power loss are needed in a very small outline surface mount package.

#### **Features**

- Industry standard outline SOT-23 surface mount package using proprietary SuperSOT<sup>TM</sup>-3 design for superior thermal and electrical capabilities.
- High density cell design for extremely low R<sub>DS(ON)</sub>.
- Exceptional on-resistance and maximum DC current capability.







#### **Absolute Maximum Ratings** $T_A = 25^{\circ}C$ unless other wise noted

| Symbol            | Parameter                               |           | FDN337N    | Units |
|-------------------|-----------------------------------------|-----------|------------|-------|
| V <sub>DSS</sub>  | Drain-Source Voltage                    |           | 30         | V     |
| V <sub>GSS</sub>  | Gate-Source Voltage - Continuous        |           | ±8         | V     |
| I <sub>D</sub>    | Drain/Output Current - Continuous       |           | 2.2        | А     |
|                   | - Pulsed                                |           | 10         |       |
| P <sub>D</sub>    | Maximum Power Dissipation               | (Note 1a) | 0.5        | W     |
|                   |                                         | (Note 1b) | 0.46       |       |
| $T_J$ , $T_{STG}$ | Operating and Storage Temperature Range |           | -55 to 150 | ℃     |
| THERMA            | L CHARACTERISTICS                       | ·         |            | •     |
| R <sub>eJA</sub>  | Thermal Resistance, Junction-to-Ambient | (Note 1a) | 250        | °C/W  |
| R <sub>euc</sub>  | Thermal Resistance, Junction-to-Case    | (Note 1)  | 75         | °C/W  |

| Symbol                              | Parameter                                | Conditions                                                                                    |                       | Min | Тур   | Max   | Units |
|-------------------------------------|------------------------------------------|-----------------------------------------------------------------------------------------------|-----------------------|-----|-------|-------|-------|
| OFF CHAR                            | ACTERISTICS                              |                                                                                               |                       |     |       |       |       |
| BV <sub>DSS</sub>                   | Drain-Source Breakdown Voltage           | $V_{GS} = 0 \text{ V}, I_{D} = 250 \mu\text{A}$                                               |                       | 30  |       |       | V     |
| ΔBV <sub>DSS</sub> /ΔT <sub>J</sub> | Breakdown Voltage Temp. Coefficient      | $I_D = 250 \mu\text{A}$ , Referenced to $25^{\circ}\text{C}$                                  |                       |     | 41    |       | mV/°C |
| DSS                                 | Zero Gate Voltage Drain Current          | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V                                                 |                       |     |       | 1     | μA    |
|                                     |                                          |                                                                                               | T <sub>J</sub> = 55°C |     |       | 10    | μA    |
| GSSF                                | Gate - Body Leakage, Forward             | $V_{GS} = 8 \text{ V}, V_{DS} = 0 \text{ V}$                                                  |                       |     |       | 100   | nA    |
| GSSR                                | Gate - Body Leakage, Reverse             | $V_{GS} = -8 \text{ V}, V_{DS} = 0 \text{ V}$                                                 |                       |     |       | -100  | nA    |
| ON CHARA                            | CTERISTICS (Note)                        |                                                                                               |                       |     |       |       |       |
| V <sub>GS(th)</sub>                 | Gate Threshold Voltage                   | $V_{DS} = V_{GS}, \ I_{D} = 250 \mu\text{A}$                                                  |                       | 0.4 | 0.7   | 1     | V     |
| $\Delta V_{GS(th)}/\Delta T_{J}$    | Gate Threshold Voltage Temp. Coefficient | I <sub>D</sub> = 250 μA, Referenced to 25 °C                                                  |                       |     | -2.3  |       | mV/°C |
| R <sub>DS(ON)</sub>                 | Static Drain-Source On-Resistance        | $V_{GS} = 4.5 \text{ V}, I_{D} = 2.2 \text{ A}$                                               |                       |     | 0.054 | 0.065 | Ω     |
|                                     |                                          |                                                                                               | T <sub>J</sub> =125°C |     | 0.08  | 0.11  |       |
|                                     |                                          | $V_{GS} = 2.5 \text{ V}, I_{D} = 2 \text{ A}$                                                 |                       |     | 0.07  | 0.082 |       |
| D(ON)                               | On-State Drain Current                   | $V_{GS} = 4.5 \text{ V}, \ V_{DS} = 5 \text{ V}$                                              |                       | 10  |       |       | Α     |
| 9 <sub>FS</sub>                     | Forward Transconductance                 | $V_{DS} = 5 \text{ V}, I_{D} = 2.2 \text{ A}$                                                 |                       |     | 13    |       | S     |
| DYNAMIC C                           | HARACTERISTICS                           |                                                                                               |                       |     |       |       |       |
| C <sub>iss</sub>                    | Input Capacitance                        | $V_{DS} = 10 \text{ V}, V_{GS} = 0 \text{ V},$ $f = 1.0 \text{ MHz}$                          |                       |     | 300   |       | pF    |
| O <sub>oss</sub>                    | Output Capacitance                       |                                                                                               |                       |     | 145   |       | pF    |
| C <sub>rss</sub>                    | Reverse Transfer Capacitance             |                                                                                               |                       |     | 35    |       | pF    |
| SWITCHING                           | CHARACTERISTICS (Note)                   |                                                                                               |                       | •   | 1     | ı     |       |
| D(on)                               | Turn - On Delay Time                     | $V_{DD} = 5 \text{ V}, \ I_{D} = 1 \text{ A},$ $V_{GS} = 4.5 \text{ V}, \ R_{GEN} = 6 \Omega$ |                       |     | 4     | 10    | ns    |
| r                                   | Turn - On Rise Time                      |                                                                                               |                       |     | 10    | 18    | ns    |
| D(off)                              | Turn - Off Delay Time                    |                                                                                               |                       |     | 17    | 28    | ns    |
| f                                   | Turn - Off Fall Time                     |                                                                                               |                       |     | 4     | 10    | ns    |
| $Q_g$                               | Total Gate Charge                        | $V_{DS} = 10 \text{ V}, \ I_{D} = 2.2 \text{ A}, \ V_{GS} = 4.5 \text{ V}$                    |                       |     | 7     | 9     | nC    |
| $Q_{gs}$                            | Gate-Source Charge                       |                                                                                               |                       |     | 1.1   |       | nC    |
| $Q_{gd}$                            | Gate-Drain Charge                        |                                                                                               |                       |     | 1.9   |       | nC    |
| DRAIN-SOL                           | JRCE DIODE CHARACTERISTICS AND N         |                                                                                               |                       | 1   | 1     | ı     |       |
| S                                   | Maximum Continuous Drain-Source Diode F  |                                                                                               |                       |     |       | 0.42  | Α     |
| V <sub>SD</sub>                     | Drain-Source Diode Forward Voltage       | $V_{GS} = 0 \text{ V}, \ I_{S} = 0.42 \text{ A} \ \text{(Note)}$                              |                       |     | 0.65  | 1.2   | V     |

Note

Typical  $R_{\theta,\text{\tiny M}}$  using the board layouts shown below on FR-4 PCB in a still air environment :

Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\leq$  300µs, Duty Cycle  $\leq$  2.0%.



a. 250°C/W when mounted on 0.02 in² pad of 2oz Cu.



b. 270°C/W when mounted on a 0.001 in² pad of 2oz Cu.

<sup>1.</sup>  $R_{g,u}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{g,c}$  is guaranteed by design while  $R_{g,c}$  is determined by the user's board design.

### **Typical Electrical Characteristics**



Figure 1. On-Region Characteristics.



Figure 3. On-Resistance Variation with Temperature.



Figure 5. Transfer Characteristics.



Figure 2. On-Resistance Variation with Drain Current and Gate



Figure 4. On-Resistance Variation with Gate-to-Source Voltage.



### **Typical Electrical Characteristics (continued)**



Figure 7. Gate Charge Characteristics.



Figure 8. Capacitance Characteristics.



Figure 9. Maximum Safe Operating Area.



Figure 10. Single Pulse Maximum Power Dissipation.



Figure 11. Transient Thermal Response Curve.

Thermal characterization performed using the conditions described in note 1b. Transient thermal response will change depending on the circuit board design.

ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hol

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Phone: 421 33 790 2910

Japan Customer Focus Center
Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative