SCAS224D - JUNE 1992 - REVISED APRIL 1998 - Free-Running CLKA and CLKB Can Be Asynchronous or Coincident - Two Independent 512 × 36 Clocked FIFOs Buffering Data in Opposite Directions - Mailbox-Bypass Register for Each FIFO - Programmable Almost-Full and Almost-Empty Flags - Microprocessor Interface Control Logic - IRA, ORA, AEA, and AFA Flags Synchronized by CLKA - IRB, ORB, AEB, and AFB Flags Synchronized by CLKB - Low-Power 0.8-μm Advanced CMOS Technology - Supports Clock Frequencies up to 67 MHz - Fast Access Times of 11 ns - Pin-to-Pin Compatible With the SN74ACT3622 and SN74ACT3642 - Package Options Include 120-Pin Thin Quad Flat (PCB) and 132-Pin Plastic Quad Flat (PQ) Packages ## PCB PACKAGE (TOP VIEW) Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### PQ PACKAGE<sup>†</sup> (TOP VIEW) NC – No internal connection † Uses Yamaichi socket IC51-1324-828 SCAS224D - JUNE 1992 - REVISED APRIL 1998 #### description The SN74ACT3632 is a high-speed, low-power CMOS clocked bidirectional FIFO memory. It supports clock frequencies up to 67 MHz and has read access times as fast as 11 ns. Two independent $512 \times 36$ dual-port SRAM FIFOs on the chip buffer data in opposite directions. Each FIFO has flags to indicate empty and full conditions and two programmable flags, almost full $(\overline{AF})$ and almost empty $(\overline{AE})$ to indicate when a selected number of words is stored in memory. Communication between each port can bypass the FIFOs via two 36-bit mailbox registers. Each mailbox register has a flag to signal when new mail has been stored. Two or more devices can be used in parallel to create wider datapaths. The SN74ACT3632 is a clocked FIFO, which means each port employs a synchronous interface. All data transfers through a port are gated to the low-to-high transition of a port clock by enable signals. The clocks for each port are independent of one another and can be asynchronous or coincident. The enables for each port are arranged to provide a simple bidirectional interface between microprocessors and/or buses with synchronous control. The input-ready (IRA, IRB) flag and almost-full (AFA, AFB) flag of a FIFO are two-stage synchronized to the port clock that writes data to its array. The output-ready (ORA, ORB) flag and almost-empty (AEA, AEB) flag of a FIFO are two-stage synchronized to the port clock that reads data from its array. Offset values for the AF and AE flags of both FIFOs can be programmed from port A. The SN74ACT3632 is characterized for operation from 0°C to 70°C. For more information on this device family, see the following application reports: - FIFO Mailbox-Bypass Registers: Using Bypass Registers to Initialize DMA Control (literature number SCAA007) - Interfacing TI Clocked FIFOs With TI Floating-Point Digital Signal Processors (literature number SCAA005) - Metastability Performance of Clocked FIFOs (literature number SCZA004) SCAS224D - JUNE 1992 - REVISED APRIL 1998 ### functional block diagram # CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS224D – JUNE 1992 – REVISED APRIL 1998 ## **Terminal Functions** | TERMINAL<br>NAME | I/O | DESCRIPTION | |------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A0-A35 | I/O | Port-A data. The 36-bit bidirectional data port for side A. | | ĀĒĀ | O<br>(port A) | Port-A almost-empty flag. Programmable flag synchronized to CLKA. $\overline{AEA}$ is low when the number of words in FIFO2 is less than or equal to the value in the almost-empty A offset register, X2. | | ĀĒB | O<br>(port B) | Port-B almost-empty flag. Programmable flag synchronized to CLKB. $\overline{AEB}$ is low when the number of words in FIFO1 is less than or equal to the value in the almost-empty B offset register, X1. | | ĀFĀ | O<br>(port A) | Port-A almost-full flag. Programmable flag synchronized to CLKA. AFA is low when the number of empty locations in FIFO1 is less than or equal to the value in the almost-full A offset register, Y1. | | ĀFB | O<br>(port B) | Port-B almost-full flag. Programmable flag synchronized to CLKB. AFB is low when the number of empty locations in FIFO2 is less than or equal to the value in the almost-full B offset register, Y2. | | B0-B35 | I/O | Port-B data. The 36-bit bidirectional data port for side B. | | CLKA | I | Port-A clock. CLKA is a continuous clock that synchronizes all data transfers through port A and can be asynchronous or coincident to CLKB. IRA, ORA, AFA, and AEA are all synchronized to the low-to-high transition of CLKA. | | CLKB | ı | Port-B clock. CLKB is a continuous clock that synchronizes all data transfers through port B and can be asynchronous or coincident to CLKA. IRB, ORB, AFB, and AEB are synchronized to the low-to-high transition of CLKB. | | CSA | I | Port-A chip select. CSA must be low to enable a low-to-high transition of CLKA to read or write data on port A. The A0-A35 outputs are in the high-impedance state when CSA is high. | | CSB | I | Port-B chip select. CSB must be low to enable a low-to-high transition of CLKB to read or write data on port B. The B0-B35 outputs are in the high-impedance state when CSB is high. | | ENA | I | Port-A enable. ENA must be high to enable a low-to-high transition of CLKA to read or write data on port A. | | ENB | I | Port-B enable. ENB must be high to enable a low-to-high transition of CLKB to read or write data on port B. | | FS1, FS0 | I | Flag-offset selects. The low-to-high transition of a FIFO reset input latches the values of FS0 and FS1. If either FS0 or FS1 is high when a reset input goes high, one of three preset values is selected as the offset for the FIFO AF and AE flags. If both FIFOs are reset simultaneously and both FS0 and FS1 are low when RST1 and RST2 go high, the first four writes to FIFO1 program the almost-full and almost-empty offsets for both FIFOs. | | IRA | O<br>(port A) | Input-ready flag. IRA is synchronized to the low-to-high transition of CLKA. When IRA is low, FIFO1 is full and writes to its array are disabled. IRA is set low when FIFO1 is reset and is set high on the second low-to-high transition of CLKA after reset. | | IRB | O<br>(port B) | Input-ready flag. IRB is synchronized to the low-to-high transition of CLKB. When IRB is low, FIFO2 is full and writes to its array are disabled. IRB is set low when FIFO2 is reset and is set high on the second low-to-high transition of CLKB after reset. | | MBA | I | Port-A mailbox select. A high level on MBA chooses a mailbox register for a port-A read or write operation. When the A0-A35 outputs are active, a high level on MBA selects data from the mail2 register for output and a low level selects FIFO2 output-register data for output. | | MBB | I | Port-B mailbox select. A high level on MBB chooses a mailbox register for a port-B read or write operation. When the B0-B35 outputs are active, a high level on MBB selects data from the mail1 register for output and a low level selects FIFO1 output-register data for output. | | MBF1 | 0 | Mail1 register flag. MBF1 is set low by the low-to-high transition of CLKA that writes data to the mail1 register. Writes to the mail1 register are inhibited while MBF1 is low. MBF1 is set high by a low-to-high transition of CLKB when a port-B read is selected and MBB is high. MBF1 is set high when FIFO1 is reset. | | MBF2 | 0 | Mail2 register flag. MBF2 is set low by the low-to-high transition of CLKB that writes data to the mail2 register. Writes to the mail2 register are inhibited while MBF2 is low. MBF2 is set high by a low-to-high transition of CLKA when a port-A read is selected and MBA is high. MBF2 is also set high when FIFO2 is reset. | | ORA | O<br>(port A) | Output-ready flag. ORA is synchronized to the low-to-high transition of CLKA. When ORA is low, FIFO2 is empty and reads from its memory are disabled. Ready data is present on the output register of FIFO2 when ORA is high. ORA is forced low when FIFO2 is reset and goes high on the third low-to-high transition of CLKA after a word is loaded to empty memory. | SCAS224D – JUNE 1992 – REVISED APRIL 1998 #### **Terminal Functions (Continued)** | TERMINAL<br>NAME | I/O | DESCRIPTION | |------------------|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ORB | O<br>(port B) | Output-ready flag. ORB is synchronized to the low-to-high transition of CLKB. When ORB is low, FIFO1 is empty and reads from its memory are disabled. Ready data is present on the output register of FIFO1 when ORB is high. ORB is forced low when FIFO1 is reset and goes high on the third low-to-high transition of CLKB after a word is loaded to empty memory. | | RST1 | I | FIFO1 reset. To reset FIFO1, four low-to-high transitions of CLKA and four low-to-high transitions of CLKB must occur while RST1 is low. The low-to-high transition of RST1 latches the status of FS0 and FS1 for AFA and AEB offset selection. FIFO1 must be reset upon power up before data is written to its RAM. | | RST2 | I | FIFO2 reset. To reset FIFO2, four low-to-high transitions of CLKA and four low-to-high transitions of CLKB must occur while $\overline{\text{RST2}}$ is low. The low-to-high transition of $\overline{\text{RST2}}$ latches the status of FS0 and FS1 for $\overline{\text{AFB}}$ and $\overline{\text{AEA}}$ offset selection. FIFO2 must be reset upon power up before data is written to its RAM. | | W/RA | I | Port-A write/read select. A high on $W/\overline{R}A$ selects a write operation and a low selects a read operation on port A for a low-to-high transition of CLKA. The A0 – A35 outputs are in the high-impedance state when $W/\overline{R}A$ is high. | | W/RB | I | Port-B write/read select. A low on $\overline{W}/RB$ selects a write operation and a high selects a read operation on port B for a low-to-high transition of CLKB. The B0-B35 outputs are in the high-impedance state when $\overline{W}/RB$ is low. | #### detailed description #### reset The FIFO memories of the SN74ACT3632 are reset separately by taking their reset (RST1, RST2) inputs low for at least four port-A clock (CLKA) and four port-B clock (CLKB) low-to-high transitions. The reset inputs can switch asynchronously to the clocks. A FIFO reset initializes the internal read and write pointers and forces the input-ready flag (IRA, IRB) low, the output-ready flag (ORA, ORB) low, the almost-empty flag (AEA, AEB) low, and the almost-full flag (AFA, AFB) high. Resetting a FIFO also forces the mailbox flag (MBF1, MBF2) of the parallel mailbox register high. After a FIFO is reset, its input-ready flag is set high after two clock cycles to begin normal operation. A FIFO must be reset after power up before data is written to its memory. A low-to-high transition on a FIFO reset (RST1, RST2) input latches the value of the flag-select (FS0, FS1) inputs for choosing the almost-full and almost-empty offset programming method. #### almost-empty flag and almost-full flag offset programming Four registers in the SN74ACT3632 are used to hold the offset values for the $\overline{AE}$ and $\overline{AF}$ flags. The port-B almost-empty flag ( $\overline{AEB}$ ) offset register is labeled X1 and the port-A almost-empty flag ( $\overline{AEA}$ ) offset register is labeled X2. The port-A almost-full flag (AFA) offset register is labeled Y1 and the port-B almost-full flag (AFB) offset register is labeled Y2. The index of each register name corresponds to its FIFO number. The offset registers can be loaded with preset values during the reset of a FIFO or they can be programmed from port A (see Table 1). **Table 1. Flag Programming** | FS1 | FS0 | RST1 | RST2 | X1 AND Y1 REGISTERS† | X2 AND Y2 REGISTERS‡ | |-----|-----|----------|------------|------------------------|------------------------| | Н | Н | 1 | Х | 64 | Х | | Н | Н | Х | <b>↑</b> | X | 64 | | Н | L | <b>↑</b> | Х | 16 | X | | Н | L | Х | 1 | X | 16 | | L | Н | <b>↑</b> | Х | 8 | X | | L | Н | Х | <b>↑</b> | X | 8 | | L | L | 1 | $\uparrow$ | Programmed from port A | Programmed from port A | <sup>&</sup>lt;sup>†</sup> X1 register holds the offset for AEB; Y1 register holds the offset for AFA. <sup>‡</sup>X2 register holds the offset for AEA; Y2 register holds the offset for AFB. SCAS224D - JUNE 1992 - REVISED APRIL 1998 #### almost-empty flag and almost-full flag offset programming (continued) To load the $\overline{AE}$ flag and $\overline{AF}$ flag offset registers of a FIFO with one of the three preset values listed in Table 1, at least one of the flag-select inputs must be high during the low-to-high transition of its reset input. For example, to load the preset value of 64 into X1 and Y1, FSO and FS1 must be high when FIFO1 reset ( $\overline{RST1}$ ) returns high. Flag-offset registers associated with FIFO2 are loaded with one of the preset values in the same way with FIFO2 reset ( $\overline{RST2}$ ). When using one of the preset values for the flag offsets, the FIFOs can be reset simultaneously or at different times. To program the X1, X2, Y1, and Y2 registers from port A, both FIFOs should be reset simultaneously with FS0 and FS1 low during the low-to-high transition of the reset inputs. After this reset is complete, the first four writes to FIFO1 do not store data in RAM but load the offset registers in the order Y1, X1, Y2, X2. Each offset register uses port-A (A8-A0) inputs, with A8 as the most-significant bit. Each register value can be programmed from 1 to 508. After all the offset registers are programmed from port A, the port-B input-ready flag (IRB) is set high and both FIFOs begin normal operation. #### FIFO write/read operation The state of the port-A data (A0-A35) outputs is controlled by the port-A chip select $(\overline{CSA})$ and the port-A write/read select $(W/\overline{R}A)$ . The A0-A35 outputs are in the high-impedance state when either $\overline{CSA}$ or $W/\overline{R}A$ is high. The A0-A35 outputs are active when both $\overline{CSA}$ and $W/\overline{R}A$ are low. Data is loaded into FIFO1 from the A0-A35 inputs on a low-to-high transition of CLKA when $\overline{CSA}$ is low, W/ $\overline{RA}$ is high, ENA is high, MBA is low, and IRA is high. Data is read from FIFO2 to the A0-A35 outputs by a low-to-high transition of CLKA when $\overline{CSA}$ is low, W/ $\overline{RA}$ is low, ENA is high, MBA is low, and ORA is high (see Table 2). FIFO reads and writes on port A are independent of any concurrent port-B operation. | CSA | W/RA | ENA | MBA | CLKA | A0-A35 OUTPUTS | PORT FUNCTION | |-----|------|-----|-----|------|-------------------------------|----------------------------| | Н | Х | Х | Х | Х | In high-impedance state None | | | L | н | L | Х | Х | In high-impedance state | None | | L | н | Н | L | 1 | In high-impedance state | FIFO1 write | | L | н | Н | Н | 1 | In high-impedance state | Mail1 write | | L | L | L | L | Х | Active, FIFO2 output register | None | | L | L | Н | L | 1 | Active, FIFO2 output register | FIFO2 read | | L | L | L | Н | Х | Active, mail2 register None | | | L | L | Н | Н | 1 | Active, mail2 register | Mail2 read (set MBF2 high) | **Table 2. Port-A Enable Function Table** The port-B control signals are identical to those of port A, with the exception that the port-B write/read select $(\overline{W}/RB)$ is the inverse of the port-A write/read select $(\overline{W}/RA)$ . The state of the port-B data (B0-B35) outputs is controlled by the port-B chip select $(\overline{CSB})$ and the port-B write/read select $(\overline{W}/RB)$ . The B0-B35 outputs are in the high-impedance state when either $\overline{CSB}$ is high or $\overline{W}/RB$ is low. The B0-B35 outputs are active when $\overline{CSB}$ is low and $\overline{W}/RB$ is high. Data is loaded into FIFO2 from the B0-B35 inputs on a low-to-high transition of CLKB when $\overline{CSB}$ is low, $\overline{W}/RB$ is low, ENB is high, MBB is low, and IRB is high. Data is read from FIFO1 to the B0-B35 outputs by a low-to-high transition of CLKB when $\overline{CSB}$ is low, $\overline{W}/RB$ is high, ENB is high, MBB is low, and ORB is high (see Table 3). FIFO reads and writes on port B are independent of any concurrent port-A operation. SCAS224D - JUNE 1992 - REVISED APRIL 1998 #### FIFO write/read operation (continued) Table 3. Port-B Enable Function Table | CSB | W/RB | ENB | MBB | CLKB | B0-B35 OUTPUTS | PORT FUNCTION | |-----|------|-----|-----|------|-------------------------------|----------------------------| | Н | Х | Х | Х | Х | In high-impedance state | None | | L | L | L | Х | Х | In high-impedance state | None | | L | L | Н | L | 1 | In high-impedance state | FIFO2 write | | L | L | Н | Н | 1 | In high-impedance state | Mail2 write | | L | Н | L | L | Х | Active, FIFO1 output register | None | | L | Н | Н | L | 1 | Active, FIFO1 output register | FIFO1 read | | L | Н | L | Н | Х | Active, mail1 register None | | | L | Н | Н | Н | 1 | Active, mail1 register | Mail1 read (set MBF1 high) | The setup- and hold-time constraints to the port clocks for the port-chip selects and write/read selects are only for enabling write and read operations and are not related to high-impedance control of the data outputs. If a port enable is low during a clock cycle, the port-chip select and write/read select may change states during the setup- and hold-time window of the cycle. When a FIFO OR flag is low, the next data word is sent to the FIFO output register automatically by the low-to-high transition of the port clock that sets the OR flag high. When the OR flag is high, an available data word is clocked to the FIFO output register only when a FIFO read is selected by the port's chip select, write/read select, enable, and mailbox select. #### synchronized FIFO flags Each FIFO is synchronized to its port clock through at least two flip-flop stages. This is done to improve flag-signal reliability by reducing the probability of metastable events when CLKA and CLKB operate asynchronously to one another. ORA, AEA, IRA, and AFA are synchronized to CLKA. ORB, AEB, IRB, and AFB are synchronized to CLKB. Tables 4 and 5 show the relationship of each port flag to FIFO1 and FIFO2. **Table 4. FIFO1 Flag Operation** | NUMBER OF WORDS | | RONIZED<br>CLKB | SYNCHRONIZED<br>TO CLKA | | | |------------------------------|-----|-----------------|-------------------------|-----|--| | IN FIFOTT+ | ORB | AEB | AFA | IRA | | | 0 | L | L | Н | Н | | | 1 to X1 | Н | L | Н | Н | | | (X1 + 1) to [512 – (Y1 + 1)] | Н | Н | Н | Н | | | (512 – Y1) to 511 | Н | Н | L | Н | | | 512 | Н | Н | L | L | | TX1 is the almost-empty offset for FIFO1 used by AEB. Y1 is the almost-full offset for FIFO1 used by AFA. Both X1 and Y1 are selected during a reset of FIFO1 or programmed from port A. <sup>&</sup>lt;sup>‡</sup> When a word loaded to an empty FIFO is shifted to the output register, its previous FIFO memory location is free. SCAS224D – JUNE 1992 – REVISED APRIL 1998 #### synchronized FIFO flags (continued) **Table 5. FIFO2 Flag Operation** | NUMBER OF WORDS<br>IN FIFO2†‡ | | RONIZED<br>CLKA | SYNCHRONIZED<br>TO CLKB | | | |-------------------------------|-----|-----------------|-------------------------|-----|--| | IN FIFO21+ | ORA | AEA | AFB | IRB | | | 0 | L | L | Н | Н | | | 1 to X2 | Н | L | Н | Н | | | (X2 + 1) to [512 – (Y2 + 1)] | Н | Н | Н | Н | | | (512 – Y2) to 511 | Н | Н | L | Н | | | 512 | Н | Н | L | L | | <sup>†</sup> X2 is the almost-empty offset for FIFO2 used by AEA. Y2 is the almost-full offset for FIFO2 used by AFB. Both X2 and Y2 are selected during a reset of FIFO2 or programmed from port A. #### output-ready flags (ORA, ORB) The OR flag of a FIFO is synchronized to the port clock that reads data from its array. When the OR flag is high, new data is present in the FIFO output register. When the OR flag is low, the previous data word is present in the FIFO output register and attempted FIFO reads are ignored. A FIFO read pointer is incremented each time a new word is clocked to its output register. From the time a word is written to a FIFO, it can be shifted to the FIFO output register in a minimum of three cycles of the OR flag synchronizing clock; therefore, an OR flag is low if a word in memory is the next data to be sent to the FIFO output register and three cycles of the port clock that reads data from the FIFO have not elapsed since the time the word was written. The OR flag of the FIFO remains low until the third low-to-high transition of the synchronizing clock occurs, simultaneously forcing the OR flag high and shifting the word to the FIFO output register. A low-to-high transition on an OR flag synchronizing clock begins the first synchronization cycle of a write if the clock transition occurs at time $t_{sk1}$ , or greater, after the write. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figures 7 and 8). #### input-ready flags (IRA, IRB) The IR flag of a FIFO is synchronized to the port clock that writes data to its array. When the IR flag is high, a memory location is free in the SRAM to receive new data. No memory locations are free when the IR flag is low and attempted writes to the FIFO are ignored. Each time a word is written to a FIFO, its write pointer is incremented. From the time a word is read from a FIFO, its previous memory location is ready to be written in a minimum of two cycles of the IR flag synchronizing clock; therefore, an IR flag is low if less than two cycles of the IR flag synchronizing clock have elapsed since the next memory write location has been read. The second low-to-high transition on the IR flag synchronizing clock after the read sets the IR flag high. A low-to-high transition on an IR flag synchronizing clock begins the first synchronization cycle of a read if the clock transition occurs at time $t_{sk1}$ , or greater, after the read. Otherwise, the subsequent clock cycle can be the first synchronization cycle (see Figures 9 and 10). <sup>&</sup>lt;sup>‡</sup> When a word loaded to an empty FIFO is shifted to the output register, its previous FIFO memory location is free. SCAS224D - JUNE 1992 - REVISED APRIL 1998 #### almost-empty flags (AEA, AEB) The AE flag of a FIFO is synchronized to the port clock that reads data from its array. The almost-empty state is defined by the contents of register X1 for AEB and register X2 for AEA. These registers are loaded with preset values during a FIFO reset or programmed from port A (see almost-empty flag and almost-full flag offset programming). An AE flag is low when its FIFO contains X or fewer words and is high when its FIFO contains (X + 1) or more words. A data word present in the FIFO output register has been read from memory. Two low-to-high transitions of the $\overline{AE}$ flag synchronizing clock are required after a FIFO write for its $\overline{AE}$ flag to reflect the new level of fill. Therefore, the $\overline{AE}$ flag of a FIFO containing (X + 1) or more words remains low if two cycles of its synchronizing clock have not elapsed since the write that filled the memory to the (X + 1) level. An AE flag is set high by the second low-to-high transition of its synchronizing clock after the FIFO write that fills memory to the (X + 1) level. A low-to-high transition of an $\overline{AE}$ flag synchronizing clock begins the first synchronization cycle if it occurs at time $t_{SK2}$ , or greater, after the write that fills the FIFO to (X + 1) words. Otherwise, the subsequent synchronizing clock cycle can be the first synchronization cycle (see Figures 11 and 12). ## almost-full flags (AFA, AFB) The AF flag of a FIFO is synchronized to the port clock that writes data to its array. The almost-full state is defined by the contents of register Y1 for AFA and register Y2 for AFB. These registers are loaded with preset values during a FIFO reset or programmed from port A (see almost-empty flag and almost-full flag offset programming). An $\overline{AF}$ flag is low when its FIFO contains (512 – Y) or more words and is high when its FIFO contains [512 – (Y + 1)] or fewer words. A data word is present in the FIFO output register has been read from memory. Two low-to-high transitions of the AF flag synchronizing clock are required after a FIFO read for its AF flag to reflect the new level of fill. Therefore, the $\overline{AF}$ flag of a FIFO containing [512 – (Y + 1)] or fewer words remains low if two cycles of its synchronizing clock have not elapsed since the read that reduced the number of words in memory to [512 - (Y + 1)]. An $\overline{AF}$ flag is set high by the second low-to-high transition of its synchronizing clock after the FIFO read that reduces the number of words in memory to [512 - (Y + 1)]. A low-to-high transition of an AF flag synchronizing clock begins the first synchronization cycle if it occurs at time t<sub>sk2</sub>, or greater, after the read that reduces the number of words in memory to [512 – (Y + 1)]. Otherwise, the subsequent synchronizing clock cycle can be the first synchronization cycle (see Figures 13 and 14). #### mailbox registers Each FIFO has a 36-bit bypass register to pass command and control information between port A and port B without putting it in queue. The mailbox-select (MBA, MBB) inputs choose between a mail register and a FIFO for a port-data-transfer operation. A low-to-high transition on CLKA writes A0-A35 data to the mail1 register when a port-A write is selected by $\overline{CSA}$ , W/ $\overline{R}A$ , and ENA and with MBA high. A low-to-high transition on CLKB writes B0-B35 data to the mail2 register when a port-B write is selected by $\overline{\text{CSB}}$ , $\overline{\text{W}}/\text{RB}$ , and ENB and with MBB high. Writing data to a mail register sets its corresponding flag (MBF1 or MBF2) low. Attempted writes to a mail register are ignored while the mail flag is low. When data outputs of a port are active, the data on the bus comes from the FIFO output register when the port mailbox select input is low and from the mail register when the port-mailbox select input is high. The mail1 register flag (MBF1) is set high by a low-to-high transition on CLKB when a port-B read is selected by CSB, W/RB, and ENB and with MBB high. The mail2 register flag (MBF2) is set high by a low-to-high transition on CLKA when a port-A read is selected by CSA, W/RA, and ENA and with MBA high. The data in a mail register remains intact after it is read and changes only when new data is written to the register. SCAS224D - JUNE 1992 - REVISED APRIL 1998 Figure 1. FIFO1 Reset Loading X1 and Y1 With a Preset Value of Eight<sup>†</sup> †FIFO2 is reset in the same manner to load X2 and Y2 with a preset value. <sup>‡</sup>t<sub>Sk1</sub> is the minimum time between the rising CLKA edge and a rising CLKB edge for IRB to transition high in the next cycle. If the time between the rising edge of CLKA and rising edge of CLKB is less than t<sub>sk1</sub>, IRB may transition high one cycle later than shown. NOTE A: CSA = L, W/RA = H, MBA = L. It is not necessary to program offset register on consecutive clock cycles. Figure 2. Programming the AF Flag and AE Flag Offset Values After Reset †Written to FIFO1 Figure 3. Port-A Write-Cycle Timing for FIFO1 ‡Written to FIFO2 Figure 4. Port-B Write-Cycle Timing for FIFO2 <sup>†</sup>Read from FIFO2 Figure 5. Port-A Read-Cycle Timing for FIFO2 ‡Read from FIFO1 Figure 6. Port-B Read-Cycle Timing for FIFO1 <sup>†</sup> t<sub>SK1</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for ORB to transition high and to clock the next word to the FIFO1 output register in three CLKB cycles. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>Sk1</sub>, the transition of ORB high and load of the first word to the output register may occur one CLKB cycle later than shown. Figure 7. ORB-Flag Timing and First Data-Word Fall-Through When FIFO1 Is Empty <sup>†</sup> t<sub>SK1</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for ORA to transition high and to clock the next word to the FIFO2 output register in three CLKA cycles. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>Sk1</sub>, the transition of ORA high and load of the first word to the output register may occur one CLKA cycle later than shown. Figure 8. ORA-Flag Timing and First Data-Word Fall-Through When FIFO2 Is Empty <sup>†</sup>t<sub>SK1</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for IRA to transition high in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>Sk1</sub>, IRA may transition high one CLKA cycle later than shown. Figure 9. IRA-Flag Timing and First Available Write When FIFO1 Is Full $<sup>\</sup>dagger$ $t_{sk1}$ is the minimum time between a rising CLKA edge and a rising CLKB edge for IRB to transition high in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>Sk1</sub>, IRB may transition high one CLKB cycle later than shown. Figure 10. IRB-Flag Timing and First Available Write When FIFO2 Is Full <sup>†</sup>t<sub>SK2</sub> is the minimum time between a rising CLKA edge and a rising CLKB edge for AEB to transition high in the next CLKB cycle. If the time between the rising CLKA edge and rising CLKB edge is less than t<sub>sk2</sub>, AEB may transition high one CLKB cycle later than shown. NOTE A: FIFO1 write (CSA = L, W/RA = H, MBA = L), FIFO1 read (CSB = L, W/RB = H, MBB = L). Data in the FIFO1 output register has been read from the FIFO. Figure 11. Timing for AEB When FIFO1 Is Almost Empty <sup>‡</sup>t<sub>SK2</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for AEA to transition high in the next CLKA cycle. If the time between the rising CLKB edge and rising CLKA edge is less than $t_{SK2}$ , $\overline{AEA}$ may transition high one CLKA cycle later than shown. NOTE A: FIFO2 write ( $\overline{CSB} = L$ , $\overline{W/RB} = L$ , $\overline{MBB} = L$ ), FIFO2 read ( $\overline{CSA} = L$ , $\overline{W/RA} = L$ ). Data in the FIFO2 output register has been read from the FIFO. Figure 12. Timing for AEA When FIFO2 Is Almost Empty <sup>†</sup> $t_{SK2}$ is the minimum time between a rising CLKA edge and a rising CLKB edge for $\overline{AFA}$ to transition high in the next CLKA cycle. If the time between the rising CLKA edge and rising CLKB edge is less than $\underline{t_{SK2}}$ , $\overline{AFA}$ may transition high one CLKB cycle later than shown. NOTE A: FIFO1 write ( $\overline{CSA}$ = L, W/ $\overline{R}A$ = H, MBA = L), FIFO1 read ( $\overline{CSB}$ = L, $\overline{W}$ /RB = H, MBB = L). Data in the FIFO1 output register has been read from the FIFO. Figure 13. Timing for AFA When FIFO1 Is Almost Full <sup>‡</sup>t<sub>SK2</sub> is the minimum time between a rising CLKB edge and a rising CLKA edge for $\overline{AFB}$ to transition high in the next CLKB cycle. If the time between the rising CLKB edge and rising CLKA edge is less than t<sub>Sk2</sub>, $\overline{AFB}$ may transition high one CLKA cycle later than shown. NOTE A: FIFO2 write ( $\overline{CSB}$ = L, $\overline{W}$ /RB= L, MBB = L), FIFO2 read ( $\overline{CSA}$ = L, $\overline{W}$ /RA = L, MBA = L). Data in the FIFO2 output register has been read from the FIFO. Figure 14. Timing for AFB When FIFO2 Is Almost Full Figure 15. Timing for Mail1 Register and MBF1 Flag # CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS224D – JUNE 1992 – REVISED APRIL 1998 Figure 16. Timing for Mail2 Register and MBF2 Flag SCAS224D - JUNE 1992 - REVISED APRIL 1998 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | 0.5 V to 7 V | |----------------------------------------------------------------------|-------------------------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | $-0.5$ V to V <sub>CC</sub> + $0.5$ V | | Output voltage range, V <sub>O</sub> (see Note 1) | $\dots$ -0.5 V to V <sub>CC</sub> + 0.5 V | | Input clamp current, $I_{IK}$ ( $V_I < 0$ or $V_I > V_{CC}$ ) | $\dots \dots \pm 20 \; \text{mA}$ | | Output clamp current, $I_{OK}$ ( $V_O < 0$ or $V_O > V_{CC}$ ) | $\dots \dots \pm 50 \text{ mA}$ | | Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ ) | ±50 mA | | Continuous current through V <sub>CC</sub> or GND | ±400 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): PCB package | 28°C/W | | | 46°C/W | | Storage temperature range, T <sub>stg</sub> | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### recommended operating conditions | | | MIN | MAX | UNIT | |-----------------|--------------------------------|-----|-----|------| | VCC | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level input voltage | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | 0.8 | V | | lOH | High-level output current | | -4 | mA | | loL | Low-level output current | | 8 | mA | | TA | Operating free-air temperature | 0 | 70 | °C | NOTES: 1. The input and output voltage ratings may be exceeded provided the input and output current ratings are observed. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51. ## CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS224D – JUNE 1992 – REVISED APRIL 1998 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | | TYP <sup>†</sup> | MAX | UNIT | |--------------------|--------------------------------------------------------------|----------------------------------------|-----------------------|--------|-----|------------------|-----|------| | Voн | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -4 \text{ mA}$ | | | 2.4 | | | V | | V <sub>OL</sub> | $V_{CC} = 4.5 \text{ V},$ | I <sub>OL</sub> = 8 mA | | | | | 0.5 | V | | lį | $V_{CC} = 5.5 \text{ V},$ | $V_I = V_{CC}$ or 0 | | | | | ±5 | μΑ | | loz | $V_{CC} = 5.5 \text{ V},$ | $V_O = V_{CC}$ or 0 | | | | | ±5 | μΑ | | Icc | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = V_{CC} - 0.2 \text{ V or } 0$ | | | | | 400 | μΑ | | | t V <sub>CC</sub> = 5.5 V,<br>Other inputs at V <sub>C</sub> | | CSA = V <sub>IH</sub> | A0-A35 | | 0 | | | | | | | CSB = V <sub>IH</sub> | B0-B35 | | 0 | | | | ΔI <sub>CC</sub> ‡ | | | CSA = V <sub>IL</sub> | A0-A35 | | | 1 | mA | | | Other inputs at ve | C 01 011D | CSB = V <sub>IL</sub> | B0-B35 | | | 1 | | | | | | All other inputs | S | | | 1 | | | Ci | $V_{I} = 0,$ | f = 1 MHz | | | | 4 | | pF | | Co | $V_{O} = 0,$ | f = 1 MHz | | | | 8 | | pF | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (see Figures 1 through 17) | | | 'ACT36 | 32-15 | 'ACT36 | 632-20 | 'ACT36 | 32-30 | LINUT | |---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|--------|--------|--------|-------|-------| | | | MIN | MAX | MIN | MAX | MIN | MAX | UNIT | | fclock | Clock frequency, CLKA or CLKB | | 66.7 | | 50 | | 33.4 | MHz | | t <sub>C</sub> | Clock cycle time, CLKA or CLKB | 15 | | 20 | | 30 | | ns | | tw(CLKH) | Pulse duration, CLKA and CLKB high | 6 | | 8 | | 10 | | ns | | tw(CLKL) | Pulse duration, CLKA and CLKB low | 6 | | 8 | | 10 | | ns | | t <sub>su(D)</sub> | Setup time, A0-A35 before CLKA↑ and B0-B35 before CLKB↑ | 4 | | 5 | | 6 | | ns | | t <sub>su(EN)</sub> | Setup time, CSA, W/RA, ENA, and MBA before CLKA↑; CSB, W/RB, ENB, and MBB before CLKB↑ | 4.5 | | 5 | | 6 | | ns | | t <sub>su(RS)</sub> | Setup time, RST1 or RST2 low before CLKA↑ or CLKB↑§ | 5 | | 6 | | 7 | | ns | | t <sub>su(FS)</sub> | Setup time, FS0 and FS1 before RST1 and RST2 high | 7.5 | | 8.5 | | 9.5 | | ns | | t <sub>h(D)</sub> | Hold time, A0-A35 after CLKA↑ and B0-B35 after CLKB↑ | 1 | | 1 | | 1 | | ns | | th(EN) | Hold time, $\overline{\text{CSA}}$ , $\overline{\text{W/RA}}$ , ENA, and MBA after CLKA $\uparrow$ ; $\overline{\text{CSB}}$ , $\overline{\text{W/RB}}$ , ENB, and MBB after CLKB $\uparrow$ | 1 | | 1 | | 1 | | ns | | th(RS) | Hold time, RST1 or RST2 low after CLKA↑ or CLKB↑§ | 4 | | 4 | | 5 | | ns | | th(FS) | Hold time, FS0 and FS1 after RST1 and RST2 high | 2 | | 3 | | 3 | | ns | | t <sub>sk1</sub> ¶ | Skew time between CLKA <sup>↑</sup> and CLKB <sup>↑</sup> for ORA, ORB, IRA, and IRB | 7.5 | | 9 | | 11 | | ns | | t <sub>sk2</sub> ¶ | Skew time between CLKA <sup>↑</sup> and CLKB <sup>↑</sup> for AEA, AEB, AFA, and AFB | 12 | | 16 | | 20 | | ns | <sup>§</sup> Requirement to count the clock edge as one of at least four needed to reset a FIFO <sup>‡</sup> This is the supply current when each input is at one of the specified TTL voltage levels rather than 0 V or V<sub>CC</sub>. <sup>¶</sup> Skew time is not a timing constraint for proper device operation and is included only to illustrate the timing relationship between CLKA cycle and CLKB cycle. ## CLOCKED BIDIRECTIONAL FIRST-IN, FIRST-OUT MEMORY SCAS224D – JUNE 1992 – REVISED APRIL 1998 ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 30 pF (see Figures 1 through 17) | PARAMETER | | | 32-15 | 'ACT36 | 32-20 | 'ACT36 | UNIT | | |-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|--------|-------|--------|------|------| | | PARAMETER | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | f <sub>max</sub> | | 66.7 | | 50 | | 33.4 | | MHz | | ta | Access time, CLKA↑ to A0-A35 and CLKB↑ to B0-B35 | 3 | 11 | 3 | 13 | 3 | 15 | ns | | tpd(C-IR) | Propagation delay time, CLKA↑ to IRA and CLKB↑ to IRB | 2 | 8 | 2 | 10 | 2 | 12 | ns | | tpd(C-OR) | Propagation delay time, CLKA↑ to ORA and CLKB↑ to ORB | 1 | 8 | 1 | 10 | 1 | 12 | ns | | tpd(C-AE) | Propagation delay time, CLKA↑ to AEA and CLKB↑ to AEB | 1 | 8 | 1 | 10 | 1 | 12 | ns | | tpd(C-AF) | Propagation delay time, CLKA↑ to AFA and CLKB↑ to AFB | 1 | 8 | 1 | 10 | 1 | 12 | ns | | tpd(C-MF) | Propagation delay time, CLKA↑ to MBF1 low or MBF2 high and CLKB↑ to MBF2 low or MBF1 high | 0 | 8 | 0 | 10 | 0 | 12 | ns | | tpd(C-MR) | Propagation delay time, CLKA↑ to B0-B35 <sup>†</sup> and CLKB↑ to A0-A35 <sup>‡</sup> | 3 | 13.5 | 3 | 15 | 3 | 17 | ns | | <sup>t</sup> pd(M-DV) | Propagation delay time, MBA to A0-A35 valid and MBB to B0-B35 valid | 3 | 11 | 3 | 13 | 3 | 15 | ns | | <sup>t</sup> pd(R-F) | Propagation delay time, RST1 low to AEB low, AFA high, and MBF1 high, and RST2 low to AEA low, AFB high, and MBF2 high | 1 | 15 | 1 | 20 | 1 | 30 | ns | | t <sub>en</sub> | Enable time, $\overline{\text{CSA}}$ and $\overline{\text{W/RA}}$ low to A0-A35 active and $\overline{\text{CSB}}$ low and $\overline{\text{W/RB}}$ high to B0-B35 active | 2 | 12 | 2 | 13 | 2 | 14 | ns | | <sup>t</sup> dis | Disable time, $\overline{\text{CSA}}$ or W/ $\overline{\text{RA}}$ high to A0 – A35 at high impedance and $\overline{\text{CSB}}$ high or $\overline{\text{W}}/\overline{\text{RB}}$ low to B0 – B35 at high impedance | 1 | 8 | 1 | 12 | 1 | 11 | ns | <sup>†</sup> Writing data to the mail1 register when the B0-B35 outputs are active and MBB is high <sup>&</sup>lt;sup>‡</sup> Writing data to the mail2 register when the A0-A35 outputs are active and MBA is high #### PARAMETER MEASUREMENT INFORMATION **VOLTAGE WAVEFORMS SETUP AND HOLD TIMES** NOTES: A. Includes probe and jig capacitance B. tpzL and tpzH are the same as ten. C. tpLz and tpHz are the same as tdis. Figure 17. Load Circuit and Voltage Waveforms ## **TYPICAL CHARACTERISTICS** ## **SUPPLY CURRENT CLOCK FREQUENCY** Figure 18 #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1999, Texas Instruments Incorporated