16/32-Bit **Architecture** XC2336A 16/32-Bit Single-Chip Microcontroller with 32-Bit Performance XC2000 Family / Base Line Data Sheet V2.1 2011-07 Microcontrollers Edition 2011-07 Published by Infineon Technologies AG 81726 Munich, Germany © 2011 Infineon Technologies AG All Rights Reserved. #### Legal Disclaimer The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics. With respect to any examples or hints given herein, any typical values stated herein and/or any information regarding the application of the device, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation, warranties of non-infringement of intellectual property rights of any third party. #### Information For further information on technology, delivery terms and conditions and prices, please contact the nearest Infineon Technologies Office (<a href="https://www.infineon.com">www.infineon.com</a>). #### Warnings Due to technical requirements, components may contain dangerous substances. For information on the types in question, please contact the nearest Infineon Technologies Office. Infineon Technologies components may be used in life-support devices or systems only with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered. 16/32-Bit **Architecture** XC2336A 16/32-Bit Single-Chip Microcontroller with 32-Bit Performance XC2000 Family / Base Line Data Sheet V2.1 2011-07 Microcontrollers XC233xA Revision History: V2.1, 2011-07 Previous Version(s): V2.0, 2009-03 | Page | Subjects (major changes since last revisions) | | | | | | | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | 26 | ID registers added | | | | | | | | 72 | ADC capacitances corrected (typ. vs. max.) | | | | | | | | 76 | Conditions relaxed for $\Delta f_{\rm INT}$<br>Range for $f_{\rm WU}$ adapted according to PCN 2010-013-A<br>Added startup time from power-on $t_{\rm SPO}$ | | | | | | | | 127 | Quality declarations added | | | | | | | #### **Trademarks** C166™, TriCore™, and DAVE™ are trademarks of Infineon Technologies AG. #### We Listen to Your Comments mcdocu.comments@infineon.com Is there any information in this document that you feel is wrong, unclear or missing? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: Data Sheet V2.1, 2011-07 ## **Table of Contents** ## **Table of Contents** | <b>1</b><br>1.1<br>1.2<br>1.3 | Summary of Features Basic Device Types Special Device Types Definition of Feature Variants | 9<br>10 | |-----------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------| | <b>2</b><br>2.1<br>2.2 | General Device Information Pin Configuration and Definition Identification Registers | 14 | | 3<br>3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.7 | Functional Description Memory Subsystem and Organization Central Processing Unit (CPU) Memory Protection Unit (MPU) Memory Checker Module (MCHK) Interrupt System On-Chip Debug Support (OCDS) Capture/Compare Unit (CAPCOM2) Capture/Compare Units CCU6x | 28<br>31<br>33<br>34<br>35<br>36 | | 3.9<br>3.10<br>3.11<br>3.12 | General Purpose Timer (GPT12E) Unit | 41<br>45<br>47 | | 3.13<br>3.14<br>3.15 | Universal Serial Interface Channel Modules (USIC) MultiCAN Module System Timer Watchdog Timer | 50<br>51<br>52 | | 3.16<br>3.17<br>3.18 | Clock Generation | 53<br>54 | | <b>4</b><br>4.1<br>4.1.1<br>4.1.2<br>4.1.3<br>4.1.4 | Electrical Parameters General Parameters Absolut Maximum Rating Conditions Operating Conditions Pad Timing Definition Parameter Interpretation | 57<br>57<br>58<br>60 | | 4.2<br>4.2.1<br>4.2.2 | DC Parameters DC Parameters DC Parameters for Lower Voltage Area | 61<br>63<br>65 | | 4.2.3<br>4.3<br>4.4<br>4.5 | Power Consumption Analog/Digital Converter Parameters System Parameters Flash Memory Parameters | 72<br>76 | ## **Table of Contents** | 4.6 | AC Parameters | 81 | |---------|------------------------------------------------|----| | 4.6.1 | Testing Waveforms | 81 | | 4.6.2 | Definition of Internal Timing | 82 | | 4.6.2.1 | Phase Locked Loop (PLL) | 83 | | 4.6.2.2 | Wakeup Clock | 86 | | 4.6.2.3 | Selecting and Changing the Operating Frequency | 86 | | 4.6.3 | External Clock Input Parameters | 87 | | 4.6.4 | Pad Properties | 89 | | 4.6.5 | Synchronous Serial Interface Timing | 92 | | 4.6.6 | Debug Interface Timing | 96 | | 5 | Package and Reliability | 02 | | 5.1 | Packaging | 02 | | 5.2 | Thermal Considerations | 04 | | 5.3 | Quality Declarations | 05 | | | | | #### Summary of Features # 16/32-Bit Single-Chip Microcontroller with 32-Bit Performance XC233xA (XC2000 Family) ## 1 Summary of Features For a quick overview and easy reference, the features of the XC233xA are summarized here. - High-performance CPU with five-stage pipeline and MPU - 12.5 ns instruction cycle at 80 MHz CPU clock (single-cycle execution) - One-cycle 32-bit addition and subtraction with 40-bit result - One-cycle multiplication (16 × 16 bit) - Background division (32 / 16 bit) in 21 cycles - One-cycle multiply-and-accumulate (MAC) instructions - Enhanced Boolean bit manipulation facilities - Zero-cycle jump execution - Additional instructions to support HLL and operating systems - Register-based design with multiple variable register banks - Fast context switching support with two additional local register banks - 16 Mbytes total linear address space for code and data - 1024 Bytes on-chip special function register area (C166 Family compatible) - Integrated Memory Protection Unit (MPU) - Interrupt system with 16 priority levels for up to 96 sources - Selectable external inputs for interrupt generation and wake-up - Fastest sample-rate 12.5 ns - Eight-channel interrupt-driven single-cycle data transfer with Peripheral Event Controller (PEC), 24-bit pointers cover total address space - Clock generation from internal or external clock sources, using on-chip PLL or prescaler - Hardware CRC-Checker with Programmable Polynomial to Supervise On-Chip Memory Areas - · On-chip memory modules - 8 Kbytes on-chip stand-by RAM (SBRAM) - 2 Kbytes on-chip dual-port RAM (DPRAM) - Up to 16 Kbytes on-chip data SRAM (DSRAM) - Up to 32 Kbytes on-chip program/data SRAM (PSRAM) - Up to 576 Kbytes on-chip program memory (Flash memory) - Memory content protection through Error Correction Code (ECC) - On-Chip Peripheral Modules - Multi-functional general purpose timer unit with 5 timers - 16-channel general purpose capture/compare unit (CAPCOM2) - Two capture/compare units for flexible PWM signal generation (CCU6x) ### **Summary of Features** - Two Synchronizable A/D Converters with a total of up to 9 channels, 10-bit resolution, conversion time below 1 μs, optional data preprocessing (data reduction, range check), broken wire detection - Up to 4 serial interface channels to be used as UART, LIN, high-speed synchronous channel (SPI), IIC bus interface (10-bit addressing, 400 kbit/s), IIS interface - On-chip MultiCAN interface (Rev. 2.0B active) with up to 64 message objects (Full CAN/Basic CAN) on up to 2 CAN nodes and gateway functionality - On-chip system timer and on-chip real time clock - Single power supply from 3.0 V to 5.5 V - Programmable watchdog timer and oscillator watchdog - Up to 40 general purpose I/O lines - · On-chip bootstrap loaders - Supported by a full range of development tools including C compilers, macroassembler packages, emulators, evaluation boards, HLL debuggers, simulators, logic analyzer disassemblers, programming boards - On-chip debug support via Device Access Port (DAP) or JTAG interface - 64-pin Green LQFP package, 0.5 mm (19.7 mil) pitch #### **Ordering Information** The ordering code for an Infineon microcontroller provides an exact reference to a specific product. This ordering code identifies: - the function set of the corresponding product type - the temperature range: - SAF-...: -40°C to 85°C - SAH-...: -40°C to 110°C - the package and the type of delivery. For ordering codes for the XC233xA please contact your sales representative or local distributor. This document describes several derivatives of the XC233xA group: Basic Device Types are readily available and Special Device Types are only available on request. As this document refers to all of these derivatives, some descriptions may not apply to a specific product, in particular to the special device types. For simplicity the term XC233xA is used for all derivatives throughout this document. ## 1.1 Basic Device Types Basic device types are available and can be ordered through Infineon's direct and/or distribution channels. Table 1 Synopsis of XC233xA Basic Device Types | Derivative <sup>1)</sup> | Flash<br>Memory <sup>2)</sup> | Capt./Comp.<br>Modules | ADC <sup>4)</sup><br>Chan. | Interfaces <sup>4)</sup> | |--------------------------|-------------------------------|------------------------|----------------------------|--------------------------| | None | | | | | <sup>1)</sup> xx is a placeholder for the available speed grade (in MHz). No basic device types are available for the XC233xA. Data Sheet 9 V2.1, 2011-07 <sup>2)</sup> Specific information about the on-chip Flash memory in Table 3. <sup>3)</sup> All derivatives additionally provide 8 Kbytes SBRAM and 2 Kbytes DPRAM. Specific information about the available channels in Table 5. Analog input channels are listed for each Analog/Digital Converter module separately (ADC0 + ADC1). ## 1.2 Special Device Types Special device types are only available for high-volume applications on request. Table 2 Synopsis of XC233xA Special Device Types | Derivative <sup>1)</sup> | Flash<br>Memory <sup>2)</sup> | PSRAM<br>DSRAM <sup>3)</sup> | Capt./Comp.<br>Modules | ADC <sup>4)</sup><br>Chan. | Interfaces <sup>4)</sup> | |--------------------------|-------------------------------|------------------------------|------------------------|----------------------------|--------------------------------| | XC2336A-<br>72FxxL | 576 Kbytes | | CC2<br>CCU60/1 | 7 + 2 | 2 CAN Nodes,<br>4 Serial Chan. | | XC2336A-<br>56FxxL | 448 Kbytes | , | CC2<br>CCU60/1 | 7 + 2 | 2 CAN Nodes,<br>4 Serial Chan. | <sup>1)</sup> xx is a placeholder for the available speed grade (in MHz). Data Sheet 10 V2.1, 2011-07 <sup>2)</sup> Specific information about the on-chip Flash memory in Table 3. <sup>3)</sup> All derivatives additionally provide 8 Kbytes SBRAM and 2 Kbytes DPRAM. Specific information about the available channels in Table 5. Analog input channels are listed for each Analog/Digital Converter module separately (ADC0 + ADC1). XC2336A #### 1.3 **Definition of Feature Variants** The XC233xA types are offered with several Flash memory sizes. Table 3 describes the location of the available memory areas for each Flash memory size. Table 3 Flash Memory Allocation | Total Flash Size | Flash Area A <sup>1)</sup> | Flash Area B | Flash Area C | |------------------|----------------------------|----------------------------------------------|----------------------------------------------| | 576 Kbytes | C0'0000 <sub>H</sub> | C1'0000 <sub>H</sub><br>C7'FFFF <sub>H</sub> | CC'0000 <sub>H</sub><br>CC'FFFF <sub>H</sub> | | 448 Kbytes | C0'0000 <sub>H</sub> | C1'0000 <sub>H</sub><br>C5'FFFF <sub>H</sub> | CC'0000 <sub>H</sub><br>CC'FFFF <sub>H</sub> | <sup>1)</sup> The uppermost 4-Kbyte sector of the first Flash segment is reserved for internal use (C0'F000<sub>H</sub> to C0'FFFF<sub>H</sub>). Table 4 Flash Memory Module Allocation (in Kbytes) | Total Flash Size | Flash 0 <sup>1)</sup> | Flash 1 | Flash 2 | Flash 3 | |------------------|-----------------------|---------|---------|---------| | 576 Kbytes | 256 | 256 | | 64 | | 448 Kbytes | 256 | 128 | | 64 | <sup>1)</sup> The uppermost 4-Kbyte sector of the first Flash segment is reserved for internal use (C0'F000<sub>H</sub> to C0'FFFF<sub>H</sub>). The XC233xA types are offered with different interface options. Table 5 lists the available channels for each option. Table 5 Interface Channel Association | Total Number | Available Channels | | |------------------------------------------------------|----------------------------------|--| | 7 ADC0 channels CH0, CH2, CH4, CH8, CH10, CH13, CH15 | | | | 2 ADC1 channels | CH0, CH4 | | | 2 CAN nodes | CAN0, CAN1<br>64 message objects | | | 4 serial channels | U0C0, U0C1, U1C0, U1C1 | | **Data Sheet** 11 V2.1, 2011-07 The XC233xA types are offered with several SRAM memory sizes. Figure 1 shows the allocation rules for PSRAM and DSRAM. Note that the rules differ: - PSRAM allocation starts from the lower address - DSRAM allocation starts from the higher address For example 8 Kbytes of PSRAM will be allocated at E0'0000h-E0'1FFFh and 8 Kbytes of DSRAM will be at 00'C000h-00'DFFFh. Figure 1 SRAM Allocation #### General Device Information #### 2 General Device Information The XC233xA series (16/32-Bit Single-Chip Microcontroller with 32-Bit Performance) is a part of the Infineon XC2000 Family of full-feature single-chip CMOS microcontrollers. These devices extend the functionality and performance of the C166 Family in terms of instructions (MAC unit), peripherals, and speed. They combine high CPU performance (up to 80 million instructions per second) with extended peripheral functionality and enhanced IO capabilities. Optimized peripherals can be adapted flexibly to meet the application requirements. These derivatives utilize clock generation via PLL and internal or external clock sources. On-chip memory modules include program Flash, program RAM, and data RAM. Figure 2 XC233xA Logic Symbol #### **General Device Information** ## 2.1 Pin Configuration and Definition The pins of the XC233xA are described in detail in **Table 6**, which includes all alternate functions. For further explanations please refer to the footnotes at the end of the table. The following figure summarizes all pins, showing their locations on the four sides of the package. Figure 3 XC233xA Pin Configuration (top view) #### **General Device Information** #### **Key to Pin Definitions** - Ctrl.: The output signal for a port pin is selected by bit field PC in the associated register Px\_IOCRy. Output O0 is selected by setting the respective bit field PC to 1x00<sub>B</sub>, output O1 is selected by 1x01<sub>B</sub>, etc. - Output signal OH is controlled by hardware. - **Type**: Indicates the pad type and its power supply domain (A, B, M, 1). - St: Standard pad - Sp: Special pad e.g. XTALx - DP: Double pad can be used as standard or high speed pad - In: Input only pad - PS: Power supply pad Table 6 Pin Definitions and Functions | Pin | Symbol | Ctrl. | Туре | Function | |-----|--------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | TESTM | I | In/B | $\begin{tabular}{ll} \textbf{Testmode Enable} \\ \textbf{Enables factory test modes, must be held HIGH for} \\ \textbf{normal operation (connect to $V_{\rm DDPB}$).} \\ \textbf{An internal pull-up device will hold this pin high} \\ \textbf{when nothing is driving it.} \\ \end{tabular}$ | | 4 | TRST | I | In/B | Test-System Reset Input For normal system operation, pin TRST should be held low. A high level at this pin at the rising edge of PORST activates the XC233xA's debug system. In this case, pin TRST must be driven low once to reset the debug system. An internal pull-down device will hold this pin low when nothing is driving it. | | 5 | P7.0 | O0 / I | St/B | Bit 0 of Port 7, General Purpose Input/Output | | | T3OUT | O1 | St/B | GPT12E Timer T3 Toggle Latch Output | | | T6OUT | O2 | St/B | GPT12E Timer T6 Toggle Latch Output | | | TDO_A | OH /<br>IH | St/B | JTAG Test Data Output / DAP1 Input/Output If DAP pos. 0 or 2 is selected during start-up, an internal pull-down device will hold this pin low when nothing is driving it. | | | ESR2_1 | I | St/B | ESR2 Trigger Input 1 | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|------------------|--------|------|------------------------------------------------| | 7 | P6.0 | O0 / I | DA/A | Bit 0 of Port 6, General Purpose Input/Output | | | EMUX0 | 01 | DA/A | External Analog MUX Control Output 0 (ADC0) | | | BRKOUT | О3 | DA/A | OCDS Break Signal Output | | | ADCx_REQG<br>TyG | I | DA/A | External Request Gate Input for ADC0/1 | | | U1C1_DX0E | I | DA/A | USIC1 Channel 1 Shift Data Input | | 8 | P6.1 | O0 / I | DA/A | Bit 1 of Port 6, General Purpose Input/Output | | | EMUX1 | 01 | DA/A | External Analog MUX Control Output 1 (ADC0) | | | T3OUT | O2 | DA/A | GPT12E Timer T3 Toggle Latch Output | | | U1C1_DOUT | О3 | DA/A | USIC1 Channel 1 Shift Data Output | | | ADCx_REQT<br>RyE | I | DA/A | External Request Trigger Input for ADC0/1 | | | ESR1_6 | I | DA/A | ESR1 Trigger Input 6 | | 10 | P15.0 | I | In/A | Bit 0 of Port 15, General Purpose Input | | | ADC1_CH0 | I | In/A | Analog Input Channel 0 for ADC1 | | 11 | P15.4 | I | In/A | Bit 4 of Port 15, General Purpose Input | | | ADC1_CH4 | I | In/A | Analog Input Channel 4 for ADC1 | | | T6INA | I | In/A | GPT12E Timer T6 Count/Gate Input | | 12 | $V_{AREF}$ | - | PS/A | Reference Voltage for A/D Converters ADC0/1 | | 13 | $V_{AGND}$ | - | PS/A | Reference Ground for A/D Converters ADC0/1 | | 14 | P5.0 | I | In/A | Bit 0 of Port 5, General Purpose Input | | | ADC0_CH0 | I | In/A | Analog Input Channel 0 for ADC0 | | 15 | P5.2 | I | In/A | Bit 2 of Port 5, General Purpose Input | | | ADC0_CH2 | I | In/A | Analog Input Channel 2 for ADC0 | | | TDI_A | I | In/A | JTAG Test Data Input | | 19 | P5.4 | I | In/A | Bit 4 of Port 5, General Purpose Input | | | ADC0_CH4 | I | In/A | Analog Input Channel 4 for ADC0 | | | T3EUDA | I | In/A | GPT12E Timer T3 External Up/Down Control Input | | | TMS_A | I | In/A | JTAG Test Mode Selection Input | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|------------------|--------|------|------------------------------------------------| | 20 | P5.8 | I | In/A | Bit 8 of Port 5, General Purpose Input | | | ADC0_CH8 | I | In/A | Analog Input Channel 8 for ADC0 | | | ADC1_CH8 | I | In/A | Analog Input Channel 8 for ADC1 | | | CCU6x_T12H<br>RC | I | In/A | External Run Control Input for T12 of CCU60/1 | | | CCU6x_T13H<br>RC | I | In/A | External Run Control Input for T13 of CCU60/1 | | 21 | P5.10 | I | In/A | Bit 10 of Port 5, General Purpose Input | | | ADC0_CH10 | I | In/A | Analog Input Channel 10 for ADC0 | | | ADC1_CH10 | I | In/A | Analog Input Channel 10 for ADC1 | | | BRKIN_A | I | In/A | OCDS Break Signal Input | | | CCU61_T13<br>HRA | I | In/A | External Run Control Input for T13 of CCU61 | | 22 | P5.13 | I | In/A | Bit 13 of Port 5, General Purpose Input | | | ADC0_CH13 | I | In/A | Analog Input Channel 13 for ADC0 | | 23 | P5.15 | I | In/A | Bit 15 of Port 5, General Purpose Input | | | ADC0_CH15 | I | In/A | Analog Input Channel 15 for ADC0 | | 25 | P2.0 | O0 / I | St/B | Bit 0 of Port 2, General Purpose Input/Output | | | RxDC0C | I | St/B | CAN Node 0 Receive Data Input | | | T5INB | I | St/B | GPT12E Timer T5 Count/Gate Input | | 26 | P2.1 | O0 / I | St/B | Bit 1 of Port 2, General Purpose Input/Output | | | TxDC0 | 01 | St/B | CAN Node 0 Transmit Data Output | | | T5EUDB | I | St/B | GPT12E Timer T5 External Up/Down Control Input | | | ESR1_5 | I | St/B | ESR1 Trigger Input 5 | | 27 | P2.2 | O0 / I | St/B | Bit 2 of Port 2, General Purpose Input/Output | | | TxDC1 | O1 | St/B | CAN Node 1 Transmit Data Output | | | ESR2_5 | I | St/B | ESR2 Trigger Input 5 | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|------------------|--------|------|-----------------------------------------------| | 28 | P2.3 | O0 / I | St/B | Bit 3 of Port 2, General Purpose Input/Output | | | U0C0_DOUT | 01 | St/B | USIC0 Channel 0 Shift Data Output | | | CC2_CC16 | O3 / I | St/B | CAPCOM2 CC16IO Capture Inp./ Compare Out. | | | ESR2_0 | I | St/B | ESR2 Trigger Input 0 | | | U0C0_DX0E | I | St/B | USIC0 Channel 0 Shift Data Input | | | U0C1_DX0D | I | St/B | USIC0 Channel 1 Shift Data Input | | | RxDC0A | I | St/B | CAN Node 0 Receive Data Input | | 29 | P2.4 | O0 / I | St/B | Bit 4 of Port 2, General Purpose Input/Output | | | U0C1_DOUT | 01 | St/B | USIC0 Channel 1 Shift Data Output | | | TxDC0 | 02 | St/B | CAN Node 0 Transmit Data Output | | | CC2_CC17 | O3 / I | St/B | CAPCOM2 CC17IO Capture Inp./ Compare Out. | | | ESR1_0 | I | St/B | ESR1 Trigger Input 0 | | | U0C0_DX0F | I | St/B | USIC0 Channel 0 Shift Data Input | | | RxDC1A | I | St/B | CAN Node 1 Receive Data Input | | 30 | P2.5 | O0 / I | St/B | Bit 5 of Port 2, General Purpose Input/Output | | | U0C0_SCLK<br>OUT | O1 | St/B | USIC0 Channel 0 Shift Clock Output | | | TxDC0 | 02 | St/B | CAN Node 0 Transmit Data Output | | | CC2_CC18 | O3 / I | St/B | CAPCOM2 CC18IO Capture Inp./ Compare Out. | | | U0C0_DX1D | I | St/B | USIC0 Channel 0 Shift Clock Input | | | ESR1_10 | I | St/B | ESR1 Trigger Input 10 | | 31 | P2.6 | O0 / I | St/B | Bit 6 of Port 2, General Purpose Input/Output | | | U0C0_SELO<br>0 | O1 | St/B | USIC0 Channel 0 Select/Control 0 Output | | | U0C1_SELO<br>1 | O2 | St/B | USIC0 Channel 1 Select/Control 1 Output | | | CC2_CC19 | O3 / I | St/B | CAPCOM2 CC19IO Capture Inp./ Compare Out. | | | U0C0_DX2D | I | St/B | USIC0 Channel 0 Shift Control Input | | | RxDC0D | I | St/B | CAN Node 0 Receive Data Input | | | ESR2_6 | I | St/B | ESR2 Trigger Input 6 | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|------------------|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 35 | P2.7 | O0 / I | St/B | Bit 7 of Port 2, General Purpose Input/Output | | | U0C1_SELO<br>0 | O1 | St/B | USIC0 Channel 1 Select/Control 0 Output | | | U0C0_SELO<br>1 | O2 | St/B | USIC0 Channel 0 Select/Control 1 Output | | | CC2_CC20 | O3 / I | St/B | CAPCOM2 CC20IO Capture Inp./ Compare Out. | | | U0C1_DX2C | I | St/B | USIC0 Channel 1 Shift Control Input | | | RxDC1C | I | St/B | CAN Node 1 Receive Data Input | | | ESR2_7 | I | St/B | ESR2 Trigger Input 7 | | 36 | P2.8 | O0 / I | DP/B | Bit 8 of Port 2, General Purpose Input/Output | | | U0C1_SCLK<br>OUT | O1 | DP/B | USIC0 Channel 1 Shift Clock Output | | | EXTCLK | O2 | DP/B | Programmable Clock Signal Output | | | CC2_CC21 | O3 / I | DP/B | CAPCOM2 CC21IO Capture Inp./ Compare Out. | | | U0C1_DX1D | I | DP/B | USIC0 Channel 1 Shift Clock Input | | 37 | P2.9 | O0 / I | St/B | Bit 9 of Port 2, General Purpose Input/Output | | | U0C1_DOUT | 01 | St/B | USIC0 Channel 1 Shift Data Output | | | TxDC1 | O2 | St/B | CAN Node 1 Transmit Data Output | | | CC2_CC22 | O3 / I | St/B | CAPCOM2 CC22IO Capture Inp./ Compare Out. | | | CLKIN1 | I | St/B | Clock Signal Input 1 | | | TCK_A | IH | St/B | DAPO/JTAG Clock Input If JTAG pos. A is selected during start-up, an internal pull-up device will hold this pin high when nothing is driving it. If DAP pos. 0 is selected during start-up, an internal pull-down device will hold this pin low when nothing is driving it. | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|-------------------|--------|------|------------------------------------------------| | 38 | P10.0 | O0 / I | St/B | Bit 0 of Port 10, General Purpose Input/Output | | | U0C1_DOUT | O1 | St/B | USIC0 Channel 1 Shift Data Output | | | CCU60_CC6 | O2 | St/B | CCU60 Channel 0 Output | | | CCU60_CC6<br>0INA | I | St/B | CCU60 Channel 0 Input | | | ESR1_2 | I | St/B | ESR1 Trigger Input 2 | | | U0C0_DX0A | I | St/B | USIC0 Channel 0 Shift Data Input | | | U0C1_DX0A | I | St/B | USIC0 Channel 1 Shift Data Input | | 39 | P10.1 | O0 / I | St/B | Bit 1 of Port 10, General Purpose Input/Output | | | U0C0_DOUT | 01 | St/B | USIC0 Channel 0 Shift Data Output | | | CCU60_CC6 | O2 | St/B | CCU60 Channel 1 Output | | | CCU60_CC6<br>1INA | I | St/B | CCU60 Channel 1 Input | | | U0C0_DX1A | I | St/B | USIC0 Channel 0 Shift Clock Input | | | U0C0_DX0B | I | St/B | USIC0 Channel 0 Shift Data Input | | 40 | P10.2 | O0 / I | St/B | Bit 2 of Port 10, General Purpose Input/Output | | | U0C0_SCLK<br>OUT | O1 | St/B | USIC0 Channel 0 Shift Clock Output | | | CCU60_CC6 | O2 | St/B | CCU60 Channel 2 Output | | | CCU60_CC6<br>2INA | I | St/B | CCU60 Channel 2 Input | | | U0C0_DX1B | I | St/B | USIC0 Channel 0 Shift Clock Input | | 42 | P2.10 | O0 / I | St/B | Bit 10 of Port 2, General Purpose Input/Output | | | U0C1_DOUT | 01 | St/B | USIC0 Channel 1 Shift Data Output | | | U0C0_SELO<br>3 | O2 | St/B | USIC0 Channel 0 Select/Control 3 Output | | | CC2_CC23 | O3 / I | St/B | CAPCOM2 CC23IO Capture Inp./ Compare Out. | | | U0C1_DX0E | I | St/B | USIC0 Channel 1 Shift Data Input | | | CAPINA | I | St/B | GPT12E Register CAPREL Capture Input | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|------------------|--------|------|------------------------------------------------| | 43 | P10.3 | 00/1 | St/B | Bit 3 of Port 10, General Purpose Input/Output | | 40 | CCU60_COU<br>T60 | 02 | St/B | CCU60 Channel 0 Output | | | U0C0_DX2A | I | St/B | USIC0 Channel 0 Shift Control Input | | | U0C1_DX2A | I | St/B | USIC0 Channel 1 Shift Control Input | | 44 | P10.4 | O0 / I | St/B | Bit 4 of Port 10, General Purpose Input/Output | | | U0C0_SELO<br>3 | O1 | St/B | USIC0 Channel 0 Select/Control 3 Output | | | CCU60_COU<br>T61 | O2 | St/B | CCU60 Channel 1 Output | | | U0C0_DX2B | I | St/B | USIC0 Channel 0 Shift Control Input | | | U0C1_DX2B | I | St/B | USIC0 Channel 1 Shift Control Input | | | ESR1_9 | I | St/B | ESR1 Trigger Input 9 | | 45 | P10.5 | O0 / I | St/B | Bit 5 of Port 10, General Purpose Input/Output | | | U0C1_SCLK<br>OUT | O1 | St/B | USIC0 Channel 1 Shift Clock Output | | | CCU60_COU<br>T62 | O2 | St/B | CCU60 Channel 2 Output | | | U0C1_DX1B | I | St/B | USIC0 Channel 1 Shift Clock Input | | 46 | P10.6 | O0 / I | St/B | Bit 6 of Port 10, General Purpose Input/Output | | | U0C0_DOUT | 01 | St/B | USIC0 Channel 0 Shift Data Output | | | U1C0_SELO<br>0 | О3 | St/B | USIC1 Channel 0 Select/Control 0 Output | | | U0C0_DX0C | I | St/B | USIC0 Channel 0 Shift Data Input | | | U1C0_DX2D | I | St/B | USIC1 Channel 0 Shift Control Input | | | CCU60_CTR<br>APA | I | St/B | CCU60 Emergency Trap Input | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | |-----|-------------------|--------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 47 | P10.7 | O0 / I | St/B | Bit 7 of Port 10, General Purpose Input/Output | | | U0C1_DOUT | 01 | St/B | USIC0 Channel 1 Shift Data Output | | | CCU60_COU<br>T63 | O2 | St/B | CCU60 Channel 3 Output | | | U0C1_DX0B | I | St/B | USIC0 Channel 1 Shift Data Input | | | CCU60_CCP<br>OS0A | Ι | St/B | CCU60 Position Input 0 | | | T4INB | I | St/B | GPT12E Timer T4 Count/Gate Input | | 51 | P10.8 | O0 / I | St/B | Bit 8 of Port 10, General Purpose Input/Output | | | U0C0_MCLK<br>OUT | O1 | St/B | USIC0 Channel 0 Master Clock Output | | | U0C1_SELO<br>0 | O2 | St/B | USIC0 Channel 1 Select/Control 0 Output | | | CCU60_CCP<br>OS1A | I | St/B | CCU60 Position Input 1 | | | U0C0_DX1C | I | St/B | USIC0 Channel 0 Shift Clock Input | | | BRKIN_B | I | St/B | OCDS Break Signal Input | | | T3EUDB | I | St/B | GPT12E Timer T3 External Up/Down Control Input | | 52 | P10.9 | O0 / I | St/B | Bit 9 of Port 10, General Purpose Input/Output | | | U0C0_SELO<br>4 | 01 | St/B | USIC0 Channel 0 Select/Control 4 Output | | | U0C1_MCLK<br>OUT | O2 | St/B | USIC0 Channel 1 Master Clock Output | | | CCU60_CCP<br>OS2A | I | St/B | CCU60 Position Input 2 | | | TCK_B | IH | St/B | DAPO/JTAG Clock Input If JTAG pos. B is selected during start-up, an internal pull-up device will hold this pin high when nothing is driving it. If DAP pos. 1 is selected during start-up, an internal pull-down device will hold this pin low when nothing is driving it. | | | T3INB | I | St/B | GPT12E Timer T3 Count/Gate Input | ### **General Device Information** XC2336A Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | | |-----|------------------|------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 53 | P10.10 | O0 / I | St/B | Bit 10 of Port 10, General Purpose Input/Output | | | | U0C0_SELO<br>0 | O1 | St/B | USIC0 Channel 0 Select/Control 0 Output | | | | CCU60_COU<br>T63 | O2 | St/B | CCU60 Channel 3 Output | | | | U0C0_DX2C | I | St/B | USIC0 Channel 0 Shift Control Input | | | | U0C1_DX1A | I | St/B | USIC0 Channel 1 Shift Clock Input | | | | TDI_B | IH | St/B | JTAG Test Data Input If JTAG pos. B is selected during start-up, an internal pull-up device will hold this pin high when nothing is driving it. | | | 54 | P10.11 | O0 / I | St/B | Bit 11 of Port 10, General Purpose Input/Output | | | | U1C0_SCLK<br>OUT | O1 | St/B | USIC1 Channel 0 Shift Clock Output | | | | BRKOUT | 02 | St/B | OCDS Break Signal Output | | | | U1C0_DX1D | I | St/B | USIC1 Channel 0 Shift Clock Input | | | | TMS_B | IH | St/B | JTAG Test Mode Selection Input If JTAG pos. B is selected during start-up, an internal pull-up device will hold this pin high when nothing is driving it. | | | 55 | P10.12 | O0 / I | St/B | Bit 12 of Port 10, General Purpose Input/Output | | | | U1C0_DOUT | 01 | St/B | USIC1 Channel 0 Shift Data Output | | | | TDO_B | OH /<br>IH | St/B | JTAG Test Data Output / DAP1 Input/Output If DAP pos. 1 is selected during start-up, an internal pull-down device will hold this pin low when nothing is driving it. | | | | U1C0_DX0C | I | St/B | USIC1 Channel 0 Shift Data Input | | | | U1C0_DX1E | I | St/B | USIC1 Channel 0 Shift Clock Input | | | 56 | P10.13 | O0 / I | St/B | Bit 13 of Port 10, General Purpose Input/Output | | | | U1C0_DOUT | O1 | St/B | USIC1 Channel 0 Shift Data Output | | | | U1C0_SELO<br>3 | О3 | St/B | USIC1 Channel 0 Select/Control 3 Output | | | | U1C0_DX0D | I | St/B | USIC1 Channel 0 Shift Data Input | | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | | | |-----|----------------|--------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 58 | P10.14 | O0 / I | St/B | Bit 14 of Port 10, General Purpose Input/Output | | | | | U1C0_SELO<br>1 | 01 | St/B | USIC1 Channel 0 Select/Control 1 Output | | | | | U0C1_DOUT | O2 | St/B | USIC0 Channel 1 Shift Data Output | | | | | ESR2_2 | I | St/B | ESR2 Trigger Input 2 | | | | | U0C1_DX0C | I | St/B | USIC0 Channel 1 Shift Data Input | | | | 59 | P10.15 | O0 / I | St/B | Bit 15 of Port 10, General Purpose Input/Output | | | | | U1C0_SELO<br>2 | 01 | St/B | USIC1 Channel 0 Select/Control 2 Output | | | | | U0C1_DOUT | 02 | St/B | USIC0 Channel 1 Shift Data Output | | | | | U1C0_DOUT | О3 | St/B | USIC1 Channel 0 Shift Data Output | | | | | U0C1_DX1C | I | St/B | USIC0 Channel 1 Shift Clock Input | | | | 60 | XTAL2 | 0 | Sp/M | Crystal Oscillator Amplifier Output | | | | 61 | XTAL1 | I | Sp/M | Crystal Oscillator Amplifier Input To clock the device from an external source, drive XTAL1, while leaving XTAL2 unconnected. Voltages on XTAL1 must comply to the core supply voltage $V_{\rm DDIM}$ . | | | | | ESR2_9 | I | St/B | ESR2 Trigger Input 9 | | | | 62 | PORST | I | In/B | Power On Reset Input A low level at this pin resets the XC233xA completely. A spike filter suppresses input pulses <10 ns. Input pulses >100 ns safely pass the filter. The minimum duration for a safe recognition should be 120 ns. An internal pull-up device will hold this pin high when nothing is driving it. | | | | 63 | ESR0 | O0 / I | St/B | External Service Request 0 After power-up, ESR0 operates as open-drain bidirectional reset with a weak pull-up. | | | | | U1C0_DX0E | I | St/B | USIC1 Channel 0 Shift Data Input | | | | | U1C0_DX2B | I | St/B | USIC1 Channel 0 Shift Control Input | | | | | | | | · | | | Table 6 Pin Definitions and Functions (cont'd) | Pin | Symbol | Ctrl. | Туре | Function | | | |----------------------------------------------------|-------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 6 | $V_{DDIM}$ | - | PS/M | Digital Core Supply Voltage for Domain M Decouple with a ceramic capacitor, see Data Sheet for details. | | | | 24,<br>41,<br>57 | $V_{DDI1}$ | - | PS/1 | Digital Core Supply Voltage for Domain 1 Decouple with a ceramic capacitor, see Data Sheet for details. All $V_{\rm DDI1}$ pins must be connected to each other. | | | | 9 | $V_{DDPA}$ | - | PS/A | Digital Pad Supply Voltage for Domain A Connect decoupling capacitors to adjacent $V_{\rm DDP}/V_{\rm SS}$ pin pairs as close as possible to the pins. Note: The A/D_Converters and ports P5, P6 and P15 are fed from supply voltage $V_{\rm DDPA}$ . | | | | 2,<br>16,<br>18,<br>32,<br>34,<br>48,<br>50,<br>64 | $V_{DDPB}$ | - | PS/B | Digital Pad Supply Voltage for Domain B Connect decoupling capacitors to adjacent $V_{\rm DDP}/V_{\rm SS}$ pin pairs as close as possible to the pins. Note: The on-chip voltage regulators and all ports except P5, P6 and P15 are fed from supply voltage $V_{\rm DDPB}$ . | | | | 1,<br>17,<br>33,<br>49 | $V_{ m SS}$ | - | PS/ | Digital Ground All $V_{\rm SS}$ pins must be connected to the ground-line or ground-plane. Note: Also the exposed pad is connected internally to $V_{\rm SS}$ . To improve the EMC behavior, it is recommended to connect the exposed pad to the board ground. For thermal aspects, please refer to the Data Sheet. Board layout examples are given in an application note. | | | #### **General Device Information** ## 2.2 Identification Registers The identification registers describe the current version of the XC233xA and of its modules. Table 7 XC233xA Identification Registers | Short Name | Value | Address | Notes | |-------------|------------------------|----------------------|-----------------------------| | SCU_IDMANUF | 1820 <sub>H</sub> | 00'F07E <sub>H</sub> | | | SCU_IDCHIP | 3801 <sub>H</sub> | 00'F07C <sub>H</sub> | | | SCU_IDMEM | 30D0 <sub>H</sub> | 00'F07A <sub>H</sub> | | | SCU_IDPROG | 1313 <sub>H</sub> | 00'F078 <sub>H</sub> | | | JTAG_ID | 0017'E083 <sub>H</sub> | | marking EES-AA, ES-AA or AA | Data Sheet 26 V2.1, 2011-07 **Functional Description** ## 3 Functional Description The architecture of the XC233xA combines advantages of RISC, CISC, and DSP processors with an advanced peripheral subsystem in a well-balanced design. On-chip memory blocks allow the design of compact systems-on-silicon with maximum performance suited for computing, control, and communication. The on-chip memory blocks (program code memory and SRAM, dual-port RAM, data SRAM) and the generic peripherals are connected to the CPU by separate high-speed buses. Another bus, the LXBus, connects additional on-chip resources and external resources (see **Figure 4**). This bus structure enhances overall system performance by enabling the concurrent operation of several subsystems of the XC233xA. The block diagram gives an overview of the on-chip components and the advanced internal bus structure of the XC233xA. Figure 4 Block Diagram #### **Functional Description** ## 3.1 Memory Subsystem and Organization The memory space of the XC233xA is configured in the von Neumann architecture. In this architecture all internal and external resources, including code memory, data memory, registers and I/O ports, are organized in the same linear address space. Table 8 XC233xA Memory Map 1) | | | F | | | |--------------------------------------|----------------------|----------------------|-------------------------|---------------------| | Address Area | Start Loc. | End Loc. | Area Size <sup>2)</sup> | Notes | | IMB register space | FF'FF00 <sub>H</sub> | FF'FFFF <sub>H</sub> | 256 Bytes | - | | Reserved (Access trap) | F0'0000 <sub>H</sub> | FF'FEFF <sub>H</sub> | <1 Mbyte | Minus IMB registers | | Reserved for EPSRAM | E8'8000 <sub>H</sub> | EF'FFFF <sub>H</sub> | 480 Kbytes | Mirrors EPSRAM | | Emulated PSRAM | E8'0000 <sub>H</sub> | E8'7FFF <sub>H</sub> | 32 Kbytes | With Flash timing | | Reserved for PSRAM | E0'8000 <sub>H</sub> | E7'FFFF <sub>H</sub> | 480 Kbytes | Mirrors PSRAM | | Program SRAM | E0'0000 <sub>H</sub> | E0'7FFF <sub>H</sub> | 32 Kbytes | Maximum speed | | Reserved for Flash | CD'0000 <sub>H</sub> | DF'FFFF <sub>H</sub> | <1.25 Mbytes | _ | | Program Flash 3 | CC'0000 <sub>H</sub> | CC'FFFF <sub>H</sub> | 64 Kbytes | - | | Program Flash 2 | C8'0000 <sub>H</sub> | CB'FFFF <sub>H</sub> | 256 Kbytes | - | | Program Flash 1 | C4'0000 <sub>H</sub> | C7'FFFF <sub>H</sub> | 256 Kbytes | - | | Program Flash 0 | C0'0000 <sub>H</sub> | C3'FFFF <sub>H</sub> | 256 Kbytes | 3) | | External memory area | 40'0000 <sub>H</sub> | BF'FFFF <sub>H</sub> | 8 Mbytes | - | | Available Ext. IO area <sup>4)</sup> | 21'0000 <sub>H</sub> | 3F'FFFF <sub>H</sub> | < 2 Mbytes | Minus USIC/CAN | | Reserved | 20'BC00 <sub>H</sub> | 20'FFFF <sub>H</sub> | 17 Kbytes | - | | USIC alternate regs. | 20'B000 <sub>H</sub> | 20'BFFF <sub>H</sub> | 4 Kbytes | Accessed via EBC | | MultiCAN alternate regs. | 20'8000 <sub>H</sub> | 20'AFFF <sub>H</sub> | 12 Kbytes | Accessed via EBC | | Reserved | 20'6000 <sub>H</sub> | 20'7FFF <sub>H</sub> | 8 Kbytes | _ | | USIC registers | 20'4000 <sub>H</sub> | 20'5FFF <sub>H</sub> | 8 Kbytes | Accessed via EBC | | MultiCAN registers | 20'0000 <sub>H</sub> | 20'3FFF <sub>H</sub> | 16 Kbytes | Accessed via EBC | | External memory area | 01'0000 <sub>H</sub> | 1F'FFFF <sub>H</sub> | < 2 Mbytes | Minus segment 0 | | SFR area | 00'FE00 <sub>H</sub> | 00'FFFF <sub>H</sub> | 0.5 Kbyte | _ | | Dual-Port RAM | 00'F600 <sub>H</sub> | 00'FDFF <sub>H</sub> | 2 Kbytes | - | | Reserved for DPRAM | 00'F200 <sub>H</sub> | 00'F5FF <sub>H</sub> | 1 Kbyte | _ | | ESFR area | 00'F000 <sub>H</sub> | 00'F1FF <sub>H</sub> | 0.5 Kbyte | _ | | XSFR area | 00'E000 <sub>H</sub> | 00'EFFF <sub>H</sub> | 4 Kbytes | _ | | | | | | | #### **Functional Description** Table 8 XC233xA Memory Map (cont'd)<sup>1)</sup> | Address Area | Start Loc. | End Loc. | Area Size <sup>2)</sup> | Notes | |----------------------|----------------------|----------------------|-------------------------|-------| | Data SRAM | 00'A000 <sub>H</sub> | 00'DFFF <sub>H</sub> | 16 Kbytes | _ | | Reserved for DSRAM | 00'8000 <sub>H</sub> | 00'9FFF <sub>H</sub> | 8 Kbytes | _ | | External memory area | 00'0000 <sub>H</sub> | 00'7FFF <sub>H</sub> | 32 Kbytes | - | - Accesses to the shaded areas are reserved. In devices with external bus interface these accesses generate external bus accesses. - 2) The areas marked with "<" are slightly smaller than indicated. See column "Notes". - 3) The uppermost 4-Kbyte sector of the first Flash segment is reserved for internal use (C0'F000<sub>H</sub> to C0'FFFF<sub>H</sub>). - Several pipeline optimizations are not active within the external IO area. This is necessary to control external peripherals properly. This common memory space consists of 16 Mbytes organized as 256 segments of 64 Kbytes; each segment contains four data pages of 16 Kbytes. The entire memory space can be accessed bytewise or wordwise. Portions of the on-chip DPRAM and the register spaces (ESFR/SFR) additionally are directly bit addressable. The internal data memory areas and the Special Function Register areas (SFR and ESFR) are mapped into segment 0, the system segment. The Program Management Unit (PMU) handles all code fetches and, therefore, controls access to the program memories such as Flash memory and PSRAM. The Data Management Unit (DMU) handles all data transfers and, therefore, controls access to the DSRAM and the on-chip peripherals. Both units (PMU and DMU) are connected to the high-speed system bus so that they can exchange data. This is required if operands are read from program memory, code or data is written to the PSRAM, code is fetched from external memory, or data is read from or written to external resources. These include peripherals on the LXBus such as USIC or MultiCAN. The system bus allows concurrent two-way communication for maximum transfer performance. **Up to 32 Kbytes of on-chip Program SRAM (PSRAM)** are provided to store user code or data. The PSRAM is accessed via the PMU and is optimized for code fetches. A section of the PSRAM with programmable size can be write-protected. **Up to 16 Kbytes of on-chip Data SRAM (DSRAM)** are used for storage of general user data. The DSRAM is accessed via a separate interface and is optimized for data access. **2 Kbytes of on-chip Dual-Port RAM (DPRAM)** provide storage for user-defined variables, for the system stack, and for general purpose register banks. A register bank can consist of up to 16 word-wide (R0 to R15) and/or byte-wide (RL0, RH0, ..., RL7, RH7) General Purpose Registers (GPRs). The upper 256 bytes of the DPRAM are directly bit addressable. When used by a GPR, any location in the DPRAM is bit addressable. #### **Functional Description** **8 Kbytes of on-chip Stand-By SRAM (SBRAM)** provide storage for system-relevant user data that must be preserved while the major part of the device is powered down. The SBRAM is accessed via a specific interface and is powered in domain M. **1024 bytes (2** $\times$ **512 bytes)** of the address space are reserved for the Special Function Register areas (SFR space and ESFR space). SFRs are word-wide registers which are used to control and monitor functions of the different on-chip units. Unused SFR addresses are reserved for future members of the XC2000 Family. In order to ensure upward compatibility they should either not be accessed or written with zeros. **The on-chip Flash memory** stores code, constant data, and control data. The on-chip Flash memory consists of 1 module of 64 Kbytes (preferably for data storage) and modules with a maximum capacity of 256 Kbytes each. Each module is organized in sectors of 4 Kbytes. The uppermost 4-Kbyte sector of segment 0 (located in Flash module 0) is used internally to store operation control parameters and protection information. Note: The actual size of the Flash memory depends on the chosen device type. Each sector can be separately write protected<sup>1)</sup>, erased and programmed (in blocks of 128 Bytes). The complete Flash area can be read-protected. A user-defined password sequence temporarily unlocks protected areas. The Flash modules combine 128-bit read access with protected and efficient writing algorithms for programming and erasing. Dynamic error correction provides extremely high read data security for all read access operations. Access to different Flash modules can be executed in parallel. For Flash parameters, please see Section 4.5. #### **Memory Content Protection** The contents of on-chip memories can be protected against soft errors (induced e.g. by radiation) by activating the parity mechanism or the Error Correction Code (ECC). The parity mechanism can detect a single-bit error and prevent the software from using incorrect data or executing incorrect instructions. The ECC mechanism can detect and automatically correct single-bit errors. This supports the stable operation of the system. It is strongly recommended to activate the ECC mechanism wherever possible because this dramatically increases the robustness of an application against such soft errors. Data Sheet 30 V2.1, 2011-07 To save control bits, sectors are clustered for protection purposes, they remain separate for programming/erasing. #### **Functional Description** ## 3.2 Central Processing Unit (CPU) The core of the CPU consists of a 5-stage execution pipeline with a 2-stage instructionfetch pipeline, a 16-bit arithmetic and logic unit (ALU), a 32-bit/40-bit multiply and accumulate unit (MAC), a register-file providing three register banks, and dedicated SFRs. The ALU features a multiply-and-divide unit, a bit-mask generator, and a barrel shifter. Figure 5 CPU Block Diagram #### **Functional Description** With this hardware most XC233xA instructions are executed in a single machine cycle of 12.5 ns with an 80-MHz CPU clock. For example, shift and rotate instructions are always processed during one machine cycle, no matter how many bits are shifted. Also, multiplication and most MAC instructions execute in one cycle. All multiple-cycle instructions have been optimized so that they can be executed very fast; for example, a 32-/16-bit division is started within 4 cycles while the remaining cycles are executed in the background. Another pipeline optimization, the branch target prediction, eliminates the execution time of branch instructions if the prediction was correct. The CPU has a register context consisting of up to three register banks with 16 word-wide GPRs each at its disposal. One of these register banks is physically allocated within the on-chip DPRAM area. A Context Pointer (CP) register determines the base address of the active register bank accessed by the CPU at any time. The number of these register bank copies is only restricted by the available internal RAM space. For easy parameter passing, a register bank may overlap others. A system stack of up to 32 Kwords is provided for storage of temporary data. The system stack can be allocated to any location within the address space (preferably in the on-chip RAM area); it is accessed by the CPU with the stack pointer (SP) register. Two separate SFRs, STKOV and STKUN, are implicitly compared with the stack pointer value during each stack access to detect stack overflow or underflow. The high performance of the CPU hardware implementation can be best utilized by the programmer with the highly efficient XC233xA instruction set. This includes the following instruction classes: - Standard Arithmetic Instructions - DSP-Oriented Arithmetic Instructions - Logical Instructions - Boolean Bit Manipulation Instructions - Compare and Loop Control Instructions - Shift and Rotate Instructions - Prioritize Instruction - Data Movement Instructions - System Stack Instructions - Jump and Call Instructions - Return Instructions - System Control Instructions - Miscellaneous Instructions The basic instruction length is either 2 or 4 bytes. Possible operand types are bits, bytes and words. A variety of direct, indirect or immediate addressing modes are provided to specify the required operands. Data Sheet 32 V2.1, 2011-07 #### **Functional Description** ### 3.3 Memory Protection Unit (MPU) The XC233xA's Memory Protection Unit (MPU) protects user-specified memory areas from unauthorized read, write, or instruction fetch accesses. The MPU can protect the whole address space including the peripheral area. This completes establisched mechanisms such as the register security mechanism or stack overrun/underrun detection. Four Protection Levels support flexible system programming where operating system, low level drivers, and applications run on separate levels. Each protection level permits different access restrictions for instructions and/or data. Every access is checked (if the MPU is enabled) and an access violating the permission rules will be marked as invalid and leads to a protection trap. A set of protection registers for each protection level specifies the address ranges and the access permissions. Applications requiring more than 4 protection levels can dynamically re-program the protection registers. ### 3.4 Memory Checker Module (MCHK) The XC233xA's Memory Checker Module calculates a checksum (fractional polynomial division) on a block of data, often called Cyclic Redundancy Code (CRC). It is based on a 32-bit linear feedback shift register and may, therefore, also be used to generate pseudo-random numbers. The Memory Checker Module is a 16-bit parallel input signature compression circuitry which enables error detection within a block of data stored in memory, registers, or communicated e.g. via serial communication lines. It reduces the probability of error masking due to repeated error patterns by calculating the signature of blocks of data. The polynomial used for operation is configurable, so most of the commonly used polynomials may be used. Also, the block size for generating a CRC result is configurable via a local counter. An interrupt may be generated if testing the current data block reveals an error. An autonomous CRC compare circuitry is included to enable redundant error detection, e.g. to enable higher safety integrity levels. The Memory Checker Module provides enhanced fault detection (beyond parity or ECC) for data and instructions in volatile and non volatile memories. This is especially important for the safety and reliability of embedded systems. Data Sheet 33 V2.1, 2011-07 #### **Functional Description** ## 3.5 Interrupt System The architecture of the XC233xA supports several mechanisms for fast and flexible response to service requests; these can be generated from various sources internal or external to the microcontroller. Any of these interrupt requests can be programmed to be serviced by the Interrupt Controller or by the Peripheral Event Controller (PEC). Where in a standard interrupt service the current program execution is suspended and a branch to the interrupt vector table is performed, just one cycle is 'stolen' from the current CPU activity to perform a PEC service. A PEC service implies a single byte or word data transfer between any two memory locations with an additional increment of either the PEC source pointer, the destination pointer, or both. An individual PEC transfer counter is implicitly decremented for each PEC service except when performing in the continuous transfer mode. When this counter reaches zero, a standard interrupt is performed to the corresponding source-related vector location. PEC services are particularly well suited to supporting the transmission or reception of blocks of data. The XC233xA has eight PEC channels, each whith fast interrupt-driven data transfer capabilities. With a minimum interrupt response time of 7/11<sup>1)</sup> CPU clocks, the XC233xA can react quickly to the occurrence of non-deterministic events. #### **Interrupt Nodes and Source Selection** The interrupt system provides 96 physical nodes with separate control register containing an interrupt request flag, an interrupt enable flag and an interrupt priority bit field. Most interrupt sources are assigned to a dedicated node. A particular subset of interrupt sources shares a set of nodes. The source selection can be programmed using the interrupt source selection (ISSR) registers. ### External Request Unit (ERU) A dedicated External Request Unit (ERU) is provided to route and preprocess selected on-chip peripheral and external interrupt requests. The ERU features 4 programmable input channels with event trigger logic (ETL) a routing matrix and 4 output gating units (OGU). The ETL features rising edge, falling edge, or both edges event detection. The OGU combines the detected interrupt events and provides filtering capabilities depending on a programmable pattern match or miss. ### **Trap Processing** The XC233xA provides efficient mechanisms to identify and process exceptions or error conditions that arise during run-time, the so-called 'Hardware Traps'. A hardware trap causes an immediate system reaction similar to a standard interrupt service (branching <sup>1)</sup> Depending if the jump cache is used or not. #### **Functional Description** to a dedicated vector table location). The occurrence of a hardware trap is also indicated by a single bit in the trap flag register (TFR). Unless another higher-priority trap service is in progress, a hardware trap will interrupt any ongoing program execution. In turn, hardware trap services can normally not be interrupted by standard or PEC interrupts. Depending on the package option up to 3 External Service Request (ESR) pins are provided. The ESR unit processes their input values and allows to implement user controlled trap functions (System Requests SR0 and SR1). In this way reset, wakeup and power control can be efficiently realized. Software interrupts are supported by the 'TRAP' instruction in combination with an individual trap (interrupt) number. Alternatively to emulate an interrupt by software a program can trigger interrupt requests by writing the Interrupt Request (IR) bit of an interrupt control register. ## 3.6 On-Chip Debug Support (OCDS) The On-Chip Debug Support system built into the XC233xA provides a broad range of debug and emulation features. User software running on the XC233xA can be debugged within the target system environment. The OCDS is controlled by an external debugging device via the debug interface. This either consists of the 2-pin Device Access Port (DAP) or of the JTAG port conforming to IEEE-1149. The debug interface can be completed with an optional break interface. The debugger controls the OCDS with a set of dedicated registers accessible via the debug interface (DAP or JTAG). In addition the OCDS system can be controlled by the CPU, e.g. by a monitor program. An injection interface allows the execution of OCDS-generated instructions by the CPU. Multiple breakpoints can be triggered by on-chip hardware, by software, or by an external trigger input. Single stepping is supported, as is the injection of arbitrary instructions and read/write access to the complete internal address space. A breakpoint trigger can be answered with a CPU halt, a monitor call, a data transfer, or/and the activation of an external signal. Tracing data can be obtained via the debug interface, or via the external bus interface for increased performance. Tracing of program execution is supported by the XC2000 Family emulation device. The DAP interface uses two interface signals, the JTAG interface uses four interface signals, to communicate with external circuitry. The debug interface can be amended with two optional break lines. Data Sheet 35 V2.1, 2011-07 #### **Functional Description** ### 3.7 Capture/Compare Unit (CAPCOM2) The CAPCOM2 unit supports generation and control of timing sequences on up to 16 channels with a maximum resolution of one system clock cycle (eight cycles in staggered mode). The CAPCOM2 unit is typically used to handle high-speed I/O tasks such as pulse and waveform generation, pulse width modulation (PWM), digital to analog (D/A) conversion, software timing, or time recording with respect to external events. Two 16-bit timers (T7/T8) with reload registers provide two independent time bases for the capture/compare register array. The input clock for the timers is programmable to several prescaled values of the internal system clock, or may be derived from an overflow/underflow of timer T6 in module GPT2. This provides a wide range or variation for the timer period and resolution and allows precise adjustments to the application-specific requirements. In addition, an external count input allows event scheduling for the capture/compare registers relative to external events. The capture/compare register array contains 16 dual purpose capture/compare registers, each of which may be individually allocated to either CAPCOM timer and programmed for capture or compare function. All registers have each one port pin associated with it which serves as an input pin for triggering the capture function, or as an output pin to indicate the occurrence of a compare event. When a capture/compare register has been selected for capture mode, the current contents of the allocated timer will be latched ('captured') into the capture/compare register in response to an external event at the port pin which is associated with this register. In addition, a specific interrupt request for this capture/compare register is generated. Either a positive, a negative, or both a positive and a negative external signal transition at the pin can be selected as the triggering event. The contents of all registers which have been selected for one of the five compare modes are continuously compared with the contents of the allocated timers. When a match occurs between the timer value and the value in a capture/compare register, specific actions will be taken based on the selected compare mode. Table 9 Compare Modes | Compare Modes | Function | |---------------|--------------------------------------------------------------------------------------------| | Mode 0 | Interrupt-only compare mode;<br>Several compare interrupts per timer period are possible | | Mode 1 | Pin toggles on each compare match;<br>Several compare events per timer period are possible | Data Sheet 36 V2.1, 2011-07 # **Functional Description** # Table 9 Compare Modes (cont'd) | Compare Modes | Function | |-------------------------|---------------------------------------------------------------------------------------------------------------------------| | Mode 2 | Interrupt-only compare mode; Only one compare interrupt per timer period is generated | | Mode 3 | Pin set '1' on match; pin reset '0' on compare timer overflow;<br>Only one compare event per timer period is generated | | Double Register<br>Mode | Two registers operate on one pin; Pin toggles on each compare match; Several compare events per timer period are possible | | Single Event Mode | Generates single edges or pulses; Can be used with any compare mode | Figure 6 CAPCOM2 Unit Block Diagram ### **Functional Description** # 3.8 Capture/Compare Units CCU6x The XC233xA types feature the CCU60, CCU61 unit(s). The CCU6 is a high-resolution capture and compare unit with application-specific modes. It provides inputs to start the timers synchronously, an important feature in devices with several CCU6 modules. The module provides two independent timers (T12, T13), that can be used for PWM generation, especially for AC motor control. Additionally, special control modes for block commutation and multi-phase machines are supported. #### **Timer 12 Features** - Three capture/compare channels, where each channel can be used either as a capture or as a compare channel. - Supports generation of a three-phase PWM (six outputs, individual signals for highside and low-side switches) - 16-bit resolution, maximum count frequency = peripheral clock - Dead-time control for each channel to avoid short circuits in the power stage - Concurrent update of the required T12/13 registers - Center-aligned and edge-aligned PWM can be generated - Single-shot mode supported - Many interrupt request sources - · Hysteresis-like control mode - Automatic start on a HW event (T12HR, for synchronization purposes) #### **Timer 13 Features** - One independent compare channel with one output - 16-bit resolution, maximum count frequency = peripheral clock - Can be synchronized to T12 - Interrupt generation at period match and compare match - Single-shot mode supported - Automatic start on a HW event (T13HR, for synchronization purposes) #### **Additional Features** - Block commutation for brushless DC drives implemented - Position detection via Hall sensor pattern - Automatic rotational speed measurement for block commutation - Integrated error handling - Fast emergency stop without CPU load via external signal (CTRAP) - · Control modes for multi-channel AC drives - · Output levels can be selected and adapted to the power stage Figure 7 CCU6 Block Diagram Timer T12 can work in capture and/or compare mode for its three channels. The modes can also be combined. Timer T13 can work in compare mode only. The multi-channel control unit generates output patterns that can be modulated by timer T12 and/or timer T13. The modulation sources can be selected and combined for signal modulation. Data Sheet 40 V2.1, 2011-07 # 3.9 General Purpose Timer (GPT12E) Unit The GPT12E unit is a very flexible multifunctional timer/counter structure which can be used for many different timing tasks such as event timing and counting, pulse width and duty cycle measurements, pulse generation, or pulse multiplication. The GPT12E unit incorporates five 16-bit timers organized in two separate modules, GPT1 and GPT2. Each timer in each module may either operate independently in a number of different modes or be concatenated with another timer of the same module. Each of the three timers T2, T3, T4 of **module GPT1** can be configured individually for one of four basic modes of operation: Timer, Gated Timer, Counter, and Incremental Interface Mode. In Timer Mode, the input clock for a timer is derived from the system clock and divided by a programmable prescaler. Counter Mode allows timer clocking in reference to external events. Pulse width or duty cycle measurement is supported in Gated Timer Mode, where the operation of a timer is controlled by the 'gate' level on an external input pin. For these purposes each timer has one associated port pin (TxIN) which serves as a gate or clock input. The maximum resolution of the timers in module GPT1 is 4 system clock cycles. The counting direction (up/down) for each timer can be programmed by software or altered dynamically by an external signal on a port pin (TxEUD), e.g. to facilitate position tracking. In Incremental Interface Mode the GPT1 timers can be directly connected to the incremental position sensor signals A and B through their respective inputs TxIN and TxEUD. Direction and counting signals are internally derived from these two input signals, so that the contents of the respective timer Tx corresponds to the sensor position. The third position sensor signal TOP0 can be connected to an interrupt input. Timer T3 has an output toggle latch (T3OTL) which changes its state on each timer overflow/underflow. The state of this latch may be output on pin T3OUT e.g. for time out monitoring of external hardware components. It may also be used internally to clock timers T2 and T4 for measuring long time periods with high resolution. In addition to the basic operating modes, T2 and T4 may be configured as reload or capture register for timer T3. A timer used as capture or reload register is stopped. The contents of timer T3 is captured into T2 or T4 in response to a signal at the associated input pin (TxIN). Timer T3 is reloaded with the contents of T2 or T4, triggered either by an external signal or a selectable state transition of its toggle latch T3OTL. When both T2 and T4 are configured to alternately reload T3 on opposite state transitions of T3OTL with the low and high times of a PWM signal, this signal can be continuously generated without software intervention. Note: Signals T2IN, T2EUD, T4EUD, and T6EUD are not connected to pins. Data Sheet 41 V2.1, 2011-07 Figure 8 Block Diagram of GPT1 ## **Functional Description** With its maximum resolution of 2 system clock cycles, the **GPT2 module** provides precise event control and time measurement. It includes two timers (T5, T6) and a capture/reload register (CAPREL). Both timers can be clocked with an input clock which is derived from the CPU clock via a programmable prescaler or with external signals. The counting direction (up/down) for each timer can be programmed by software or altered dynamically with an external signal on a port pin (TxEUD). Concatenation of the timers is supported with the output toggle latch (T6OTL) of timer T6, which changes its state on each timer overflow/underflow. The state of this latch may be used to clock timer T5, and/or it may be output on pin T6OUT. The overflows/underflows of timer T6 can also be used to clock the CAPCOM2 timers and to initiate a reload from the CAPREL register. The CAPREL register can capture the contents of timer T5 based on an external signal transition on the corresponding port pin (CAPIN); timer T5 may optionally be cleared after the capture procedure. This allows the XC233xA to measure absolute time differences or to perform pulse multiplication without software overhead. The capture trigger (timer T5 to CAPREL) can also be generated upon transitions of GPT1 timer T3 inputs T3IN and/or T3EUD. This is especially advantageous when T3 operates in Incremental Interface Mode. Data Sheet 43 V2.1, 2011-07 Figure 9 Block Diagram of GPT2 ### 3.10 Real Time Clock The Real Time Clock (RTC) module of the XC233xA can be clocked with a clock signal selected from internal sources or external sources (pins). The RTC basically consists of a chain of divider blocks: - Selectable 32:1 and 8:1 dividers (on off) - The reloadable 16-bit timer T14 - The 32-bit RTC timer block (accessible via registers RTCH and RTCL) consisting of: - a reloadable 10-bit timer - a reloadable 6-bit timer - a reloadable 6-bit timer - a reloadable 10-bit timer All timers count up. Each timer can generate an interrupt request. All requests are combined to a common node request. Figure 10 RTC Block Diagram Note: The registers associated with the RTC are only affected by a power reset. ## **Functional Description** The RTC module can be used for different purposes: - System clock to determine the current time and date - Cyclic time-based interrupt, to provide a system time tick independent of CPU frequency and other resources - 48-bit timer for long-term measurements - · Alarm interrupt at a defined time ## **Functional Description** #### 3.11 A/D Converters For analog signal measurement, up to two 10-bit A/D converters (ADC0, ADC1) with 7 + 2 multiplexed input channels and a sample and hold circuit have been integrated onchip. 2 inputs can be converted by both A/D converters. Conversions use the successive approximation method. The sample time (to charge the capacitors) and the conversion time are programmable so that they can be adjusted to the external circuit. The A/D converters can also operate in 8-bit conversion mode, further reducing the conversion time. Several independent conversion result registers, selectable interrupt requests, and highly flexible conversion sequences provide a high degree of programmability to meet the application requirements. Both modules can be synchronized to allow parallel sampling of two input channels. For applications that require more analog input channels, external analog multiplexers can be controlled automatically. For applications that require fewer analog input channels, the remaining channel inputs can be used as digital input port pins. The A/D converters of the XC233xA support two types of request sources which can be triggered by several internal and external events. - Parallel requests are activated at the same time and then executed in a predefined sequence. - Queued requests are executed in a user-defined sequence. In addition, the conversion of a specific channel can be inserted into a running sequence without disturbing that sequence. All requests are arbitrated according to the priority level assigned to them. Data reduction features reduce the number of required CPU access operations allowing the precise evaluation of analog inputs (high conversion rate) even at a low CPU speed. Result data can be reduced by limit checking or accumulation of results. The Peripheral Event Controller (PEC) can be used to control the A/D converters or to automatically store conversion results to a table in memory for later evaluation, without requiring the overhead of entering and exiting interrupt routines for each data transfer. Each A/D converter contains eight result registers which can be concatenated to build a result FIFO. Wait-for-read mode can be enabled for each result register to prevent the loss of conversion data. In order to decouple analog inputs from digital noise and to avoid input trigger noise, those pins used for analog input can be disconnected from the digital input stages. This can be selected for each pin separately with the Port x Digital Input Disable registers. The Auto-Power-Down feature of the A/D converters minimizes the power consumption when no conversion is in progress. Broken wire detection for each channel and a multiplexer test mode provide information to verify the proper operation of the analog signal sources (e.g. a sensor system). # 3.12 Universal Serial Interface Channel Modules (USIC) The XC233xA features the USIC modules USIC0, USIC1. Each module provides two serial communication channels. The Universal Serial Interface Channel (USIC) module is based on a generic data shift and data storage structure which is identical for all supported serial communication protocols. Each channel supports complete full-duplex operation with a basic data buffer structure (one transmit buffer and two receive buffer stages). In addition, the data handling software can use FIFOs. The protocol part (generation of shift clock/data/control signals) is independent of the general part and is handled by protocol-specific preprocessors (PPPs). The USIC's input/output lines are connected to pins by a pin routing unit. The inputs and outputs of each USIC channel can be assigned to different interface pins, providing great flexibility to the application software. All assignments can be made during runtime. Figure 11 General Structure of a USIC Module The regular structure of the USIC module brings the following advantages: - · Higher flexibility through configuration with same look-and-feel for data management - Reduced complexity for low-level drivers serving different protocols - Wide range of protocols with improved performances (baud rate, buffer handling) Data Sheet 48 V2.1, 2011-07 ## **Functional Description** #### **Target Protocols** Each USIC channel can receive and transmit data frames with a selectable data word width from 1 to 16 bits in each of the following protocols: - UART (asynchronous serial channel) - module capability: maximum baud rate = $f_{SYS}$ / 4 - data frame length programmable from 1 to 63 bits - MSB or LSB first - LIN Support (Local Interconnect Network) - module capability: maximum baud rate = $f_{SYS}$ / 16 - checksum generation under software control - baud rate detection possible by built-in capture event of baud rate generator - SSC/SPI (synchronous serial channel with or without data buffer) - module capability: maximum baud rate = $f_{SYS}$ / 2, limited by loop delay - number of data bits programmable from 1 to 63, more with explicit stop condition - MSB or LSB first - optional control of slave select signals - IIC (Inter-IC Bus) - supports baud rates of 100 kbit/s and 400 kbit/s - IIS (Inter-IC Sound Bus) - module capability: maximum baud rate = $f_{SYS}$ / 2 Note: Depending on the selected functions (such as digital filters, input synchronization stages, sample point adjustment, etc.), the maximum achievable baud rate can be limited. Please note that there may be additional delays, such as internal or external propagation delays and driver delays (e.g. for collision detection in UART mode, for IIC, etc.). Data Sheet 49 V2.1, 2011-07 #### 3.13 MultiCAN Module The MultiCAN module contains independently operating CAN nodes with Full-CAN functionality which are able to exchange Data and Remote Frames using a gateway function. Transmission and reception of CAN frames is handled in accordance with CAN specification V2.0 B (active). Each CAN node can receive and transmit standard frames with 11-bit identifiers as well as extended frames with 29-bit identifiers. All CAN nodes share a common set of message objects. Each message object can be individually allocated to one of the CAN nodes. Besides serving as a storage container for incoming and outgoing frames, message objects can be combined to build gateways between the CAN nodes or to set up a FIFO buffer. Note: The number of CAN nodes and message objects depends on the selected device type. The message objects are organized in double-chained linked lists, where each CAN node has its own list of message objects. A CAN node stores frames only into message objects that are allocated to its own message object list and it transmits only messages belonging to this message object list. A powerful, command-driven list controller performs all message object list operations. Figure 12 Block Diagram of MultiCAN Module ## **Functional Description** #### **MultiCAN Features** - CAN functionality conforming to CAN specification V2.0 B active for each CAN node (compliant to ISO 11898) - Independent CAN nodes - Set of independent message objects (shared by the CAN nodes) - Dedicated control registers for each CAN node - Data transfer rate up to 1 Mbit/s, individually programmable for each node - Flexible and powerful message transfer control and error handling capabilities - Full-CAN functionality for message objects: - Can be assigned to one of the CAN nodes - Configurable as transmit or receive objects, or as message buffer FIFO - Handle 11-bit or 29-bit identifiers with programmable acceptance mask for filtering - Remote Monitoring Mode, and frame counter for monitoring - Automatic Gateway Mode support - 16 individually programmable interrupt nodes - Analyzer mode for CAN bus monitoring # 3.14 System Timer The System Timer consists of a programmable prescaler and two concatenated timers (10 bits and 6 bits). Both timers can generate interrupt requests. The clock source can be selected and the timers can also run during power reduction modes. Therefore, the System Timer enables the software to maintain the current time for scheduling functions or for the implementation of a clock. ## **Functional Description** # 3.15 Watchdog Timer The Watchdog Timer is one of the fail-safe mechanisms which have been implemented to prevent the controller from malfunctioning for longer periods of time. The Watchdog Timer is always enabled after an application reset of the chip. It can be disabled and enabled at any time by executing the instructions DISWDT and ENWDT respectively. The software has to service the Watchdog Timer before it overflows. If this is not the case because of a hardware or software failure, the Watchdog Timer overflows, generating a prewarning interrupt and then a reset request. The Watchdog Timer is a 16-bit timer clocked with the system clock divided by 16,384 or 256. The Watchdog Timer register is set to a prespecified reload value (stored in WDTREL) in order to allow further variation of the monitored time interval. Each time it is serviced by the application software, the Watchdog Timer is reloaded and the prescaler is cleared. Time intervals between 3.2 μs and 13.42 s can be monitored (@ 80 MHz). The default Watchdog Timer interval after power-up is 6.5 ms (@ 10 MHz). #### 3.16 Clock Generation The Clock Generation Unit can generate the system clock signal $f_{SYS}$ for the XC233xA from a number of external or internal clock sources: - · External clock signals with pad voltage or core voltage levels - External crystal or resonator using the on-chip oscillator - On-chip clock source for operation without crystal/resonator - Wake-up clock (ultra-low-power) to further reduce power consumption The programmable on-chip PLL with multiple prescalers generates a clock signal for maximum system performance from standard crystals, a clock input signal, or from the on-chip clock source. See also **Section 4.6.2**. The Oscillator Watchdog (OWD) generates an interrupt if the crystal oscillator frequency falls below a certain limit or stops completely. In this case, the system can be supplied with an emergency clock to enable operation even after an external clock failure. All available clock signals can be output on one of two selectable pins. ## **Functional Description** ### 3.17 Parallel Ports The XC233xA provides up to 40 I/O lines which are organized into 4 input/output ports and 2 input ports. All port lines are bit-addressable, and all input/output lines can be individually (bit-wise) configured via port control registers. This configuration selects the direction (input/output), push/pull or open-drain operation, activation of pull devices, and edge characteristics (shape) and driver characteristics (output current) of the port drivers. The I/O ports are true bidirectional ports which are switched to high impedance state when configured as inputs. During the internal reset, all port pins are configured as inputs without pull devices active. All port lines have alternate input or output functions associated with them. These alternate functions can be programmed to be assigned to various port pins to support the best utilization for a given application. For this reason, certain functions appear several times in **Table 10**. All port lines that are not used for alternate functions may be used as general purpose I/O lines. Table 10 Summary of the XC233xA's Ports | Port | Width | I/O | Connected Modules | |------|-------|-----|--------------------------------------------| | P2 | 11 | I/O | CAN, CC2, GPT12E, USIC, DAP/JTAG | | P5 | 7 | I | Analog Inputs, CCU6, DAP/JTAG, GPT12E, CAN | | P6 | 2 | I/O | ADC, CAN, GPT12E | | P7 | 1 | I/O | CAN, GPT12E, SCU, DAP/JTAG, USIC | | P10 | 16 | I/O | CCU6, USIC, DAP/JTAG, CAN | | P15 | 2 | I | Analog Inputs, GPT12E | # 3.18 Instruction Set Summary Table 11 lists the instructions of the XC233xA. The addressing modes that can be used with a specific instruction, the function of the instructions, parameters for conditional execution of instructions, and the opcodes for each instruction can be found in the "Instruction Set Manual". This document also provides a detailed description of each instruction. Table 11 Instruction Set Summary | Mnemonic | Description | Bytes | | |---------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|--| | ADD(B) | Add word (byte) operands | 2/4 | | | ADDC(B) | Add word (byte) operands with Carry | 2/4 | | | SUB(B) | Subtract word (byte) operands | 2/4 | | | SUBC(B) | Subtract word (byte) operands with Carry | 2/4 | | | MUL(U) | (Un)Signed multiply direct GPR by direct GPR (16- × 16-bit) | 2 | | | DIV(U) | (Un)Signed divide register MDL by direct GPR (16-/16-bit) | 2 | | | DIVL(U) | (Un)Signed long divide reg. MD by direct GPR (32-/16-bit) | 2 | | | CPL(B) | Complement direct word (byte) GPR | 2 | | | NEG(B) | Negate direct word (byte) GPR | 2 | | | AND(B) | Bitwise AND, (word/byte operands) | 2/4 | | | OR(B) | Bitwise OR, (word/byte operands) | 2/4 | | | XOR(B) | Bitwise exclusive OR, (word/byte operands) | 2/4 | | | BCLR/BSET | Clear/Set direct bit | 2 | | | BMOV(N) | Move (negated) direct bit to direct bit | 4 | | | BAND/BOR/BXOR | AND/OR/XOR direct bit with direct bit | 4 | | | ВСМР | Compare direct bit to direct bit | 4 | | | BFLDH/BFLDL | Bitwise modify masked high/low byte of bit-addressable direct word memory with immediate data | 4 | | | CMP(B) | Compare word (byte) operands | 2/4 | | | CMPD1/2 | Compare word data to GPR and decrement GPR by 1/2 | 2/4 | | | CMPI1/2 | Compare word data to GPR and increment GPR by 1/2 | 2/4 | | | PRIOR Determine number of shift cycles to normalize direct word GPR and store result in direct word GPR | | | | | SHL/SHR | Shift left/right direct word GPR | 2 | | # **Functional Description** Table 11 Instruction Set Summary (cont'd) | Mnemonic | Description | Bytes | |--------------|---------------------------------------------------------------------------------------|-------| | ROL/ROR | Rotate left/right direct word GPR | 2 | | ASHR | Arithmetic (sign bit) shift right direct word GPR | 2 | | MOV(B) | Move word (byte) data | 2/4 | | MOVBS/Z | Move byte operand to word op. with sign/zero extension | 2/4 | | JMPA/I/R | Jump absolute/indirect/relative if condition is met | 4 | | JMPS | Jump absolute to a code segment | 4 | | JB(C) | Jump relative if direct bit is set (and clear bit) | 4 | | JNB(S) | Jump relative if direct bit is not set (and set bit) | 4 | | CALLA/I/R | Call absolute/indirect/relative subroutine if condition is met | 4 | | CALLS | Call absolute subroutine in any code segment | 4 | | PCALL | Push direct word register onto system stack and call absolute subroutine | 4 | | TRAP | Call interrupt service routine via immediate trap number | 2 | | PUSH/POP | Push/pop direct word register onto/from system stack | 2 | | SCXT | Push direct word register onto system stack and update register with word operand | 4 | | RET(P) | Return from intra-segment subroutine (and pop direct word register from system stack) | 2 | | RETS | Return from inter-segment subroutine | 2 | | RETI | Return from interrupt service subroutine | 2 | | SBRK | Software Break | 2 | | SRST | Software Reset | 4 | | IDLE | Enter Idle Mode | 4 | | PWRDN | Unused instruction <sup>1)</sup> | 4 | | SRVWDT | Service Watchdog Timer | 4 | | DISWDT/ENWDT | Disable/Enable Watchdog Timer | 4 | | EINIT | End-of-Initialization Register Lock | 4 | | ATOMIC | Begin ATOMIC sequence | 2 | | EXTR | Begin EXTended Register sequence | 2 | | EXTP(R) | Begin EXTended Page (and Register) sequence | 2/4 | | EXTS(R) | Begin EXTended Segment (and Register) sequence | 2/4 | # **Functional Description** Table 11 Instruction Set Summary (cont'd) | Mnemonic | Description | Bytes | |--------------|-------------------------------------|-------| | NOP | Null operation | 2 | | CoMUL/CoMAC | Multiply (and accumulate) | 4 | | CoADD/CoSUB | Add/Subtract | 4 | | Co(A)SHR | (Arithmetic) Shift right | 4 | | CoSHL | Shift left | 4 | | CoLOAD/STORE | Load accumulator/Store MAC register | 4 | | CoCMP | Compare | 4 | | CoMAX/MIN | Maximum/Minimum | 4 | | CoABS/CoRND | Absolute value/Round accumulator | 4 | | CoMOV | Data move | 4 | | CoNEG/NOP | Negate accumulator/Null operation | 4 | The Enter Power Down Mode instruction is not used in the XC233xA, due to the enhanced power control scheme. PWRDN will be correctly decoded, but will trigger no action. ## 4 Electrical Parameters The operating range for the XC233xA is defined by its electrical parameters. For proper operation the specified limits must be respected when integrating the device in its target environment. ## 4.1 General Parameters These parameters are valid for all subsequent descriptions, unless otherwise noted. ## 4.1.1 Absolut Maximum Rating Conditions Stresses above the values listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for an extended time may affect device reliability. During absolute maximum rating overload conditions $(V_{\rm IN} > V_{\rm DDP} \text{ or } V_{\rm IN} < V_{\rm SS})$ the voltage on $V_{\rm DDP}$ pins with respect to ground $(V_{\rm SS})$ must not exceed the values defined by the absolute maximum ratings. Table 12 Absolute Maximum Rating Parameters | Parameter | Symbol | | Values | | | Note / | |-----------------------------------------------------------|---------------------------------------------|------|--------|------------------------|----|----------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Output current on a pin when high value is driven | $I_{OH}SR$ | -30 | _ | _ | mA | | | Output current on a pin when low value is driven | I <sub>OL</sub> SR | _ | _ | 30 | mA | | | Overload current | $I_{OV}SR$ | -10 | _ | 10 | mA | 1) | | Absolute sum of overload currents | $\Sigma I_{ m OV} $ SR | - | _ | 100 | mA | 1) | | Junction Temperature | $T_{J}SR$ | -40 | _ | 150 | °C | | | Storage Temperature | $T_{\rm ST}{\rm SR}$ | -65 | _ | 150 | °C | | | Digital supply voltage for IO pads and voltage regulators | $V_{\rm DDPA}, \\ V_{\rm DDPB} \\ {\rm SR}$ | -0.5 | _ | 6.0 | V | | | Voltage on any pin with respect to ground (Vss) | $V_{IN}SR$ | -0.5 | _ | V <sub>DDP</sub> + 0.5 | V | $V_{IN} \leq V_{DDP(max)}$ | Overload condition occurs if the input voltage V<sub>IN</sub> is out of the absolute maximum rating range. In this case the current must be limited to the listed values by design measures. # 4.1.2 Operating Conditions The following operating conditions must not be exceeded to ensure correct operation of the XC233xA. All parameters specified in the following sections refer to these operating conditions, unless otherwise noticed. Note: Typical parameter values refer to room temperature and nominal supply voltage, minimum/maximum parameter values also include conditions of minimum/maximum temperature and minimum/maximum supply voltage. Additional details are described where applicable. Table 13 Operating Conditions | Parameter | Symbol | Values | | | Unit | Note / | |------------------------------------------------------------------|---------------------------------------------------------|--------|---------------------------|---------------------------|------|-----------------------------------------------------------| | | | Min. | Тур. | Тур. Мах. | | <b>Test Condition</b> | | Voltage Regulator Buffer Capacitance for DMP_M | $\begin{array}{c} C_{\rm EVRM} \\ {\rm SR} \end{array}$ | 1.0 | - | 4.7 | μF | 1) | | Voltage Regulator Buffer Capacitance for DMP_1 | $C_{ m EVR1}$ SR | 0.47 | - | 2.2 | μF | 1)2) | | External Load<br>Capacitance | C <sub>L</sub> SR | _ | 203) | _ | pF | pin out<br>driver= default | | System frequency | $f_{\rm SYS}{\rm SR}$ | - | _ | 100 | MHz | 5) | | Overload current for analog inputs <sup>6)</sup> | $I_{OVA}SR$ | -2 | - | 5 | mA | not subject to production test | | Overload current for digital inputs <sup>6)</sup> | $I_{\mathrm{OVD}}\mathrm{SR}$ | -5 | _ | 5 | mA | not subject to production test | | Overload current coupling factor for analog inputs <sup>7)</sup> | K <sub>OVA</sub><br>CC | _ | 2.5 x<br>10 <sup>-4</sup> | 1.5 x<br>10 <sup>-3</sup> | - | $I_{\rm OV}$ < 0 mA;<br>not subject to<br>production test | | | | _ | 1.0 x<br>10 <sup>-6</sup> | 1.0 x<br>10 <sup>-4</sup> | - | $I_{\rm OV}$ > 0 mA;<br>not subject to<br>production test | | Overload current coupling factor for digital I/O pins | K <sub>OVD</sub><br>CC | _ | 1.0 x<br>10 <sup>-2</sup> | 3.0 x<br>10 <sup>-2</sup> | | $I_{\rm OV}$ < 0 mA;<br>not subject to<br>production test | | | | _ | 1.0 x<br>10 <sup>-4</sup> | 5.0 x<br>10 <sup>-3</sup> | | $I_{\rm OV}$ > 0 mA;<br>not subject to<br>production test | #### **Electrical Parameters** Table 13 Operating Conditions (cont'd) | Parameter | Symbol | Values | | | Unit | Note / | |-----------------------------------------------------------|-------------------------|--------|------|------|------|--------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Absolute sum of overload currents | $\Sigma I_{ m OV} $ SR | - | - | 50 | mA | not subject to production test | | Digital core supply voltage for domain M <sup>8)</sup> | $V_{DDIM}$ CC | - | 1.5 | - | | | | Digital core supply voltage for domain 18) | $V_{ m DDI1}$ CC | _ | 1.5 | _ | | | | Digital supply voltage for IO pads and voltage regulators | $V_{DDP}SR$ | 4.5 | - | 5.5 | V | | | Digital ground voltage | $V_{\rm SS}$ SR | _ | 0 | _ | V | | - 1) To ensure the stability of the voltage regulators the EVRs must be buffered with ceramic capacitors. Separate buffer capacitors with the recomended values shall be connected as close as possible to each $V_{\rm DDIM}$ and $V_{\rm DDIM}$ pin to keep the resistance of the board tracks below 2 Ohm. Connect all $V_{\rm DDIM}$ pins together. The minimum capacitance value is required for proper operation under all conditions (e.g. temperature). Higher values slightly increase the startup time. - 2) Use one Capacitor for each pin. - This is the reference load. For bigger capacitive loads, use the derating factors listed in the PAD properties section. - 4) The timing is valid for pin drivers operating in default current mode (selected after reset). Reducing the output current may lead to increased delays or reduced driving capability (C<sub>1</sub>). - 5) The operating frequency range may be reduced for specific device types. This is indicated in the device designation (...FxxL). 80 MHz devices are marked ...F80L. - 6) Overload conditions occur if the standard operating conditions are exceeded, i.e. the voltage on any pin exceeds the specified range: V<sub>OV</sub> > V<sub>IHmax</sub> (I<sub>OV</sub> > 0) or V<sub>OV</sub> < V<sub>ILmin</sub> ((I<sub>OV</sub> < 0). The absolute sum of input overload currents on all pins may not exceed 50 mA. The supply voltages must remain within the specified limits. Proper operation under overload conditions depends on the application. Overload conditions must not occur on pin XTAL1 (powered by V<sub>DDIM</sub>). - 7) An overload current (I<sub>OV</sub>) through a pin injects a certain error current (I<sub>INJ</sub>) into the adjacent pins. This error current adds to the respective pins leakage current (I<sub>OZ</sub>). The amount of error current depends on the overload current and is defined by the overload coupling factor K<sub>OV</sub>. The polarity of the injected error current is inverse compared to the polarity of the overload current that produces it. The total current through a pin is |I<sub>TOT</sub>| = |I<sub>OZ</sub>| + (|I<sub>OV</sub>| K<sub>OV</sub>). The additional error current may distort the input voltage on analog inputs. - 8) Value is controlled by on-chip regulator #### **Electrical Parameters** # 4.1.3 Pad Timing Definition If not otherwise noted, all timing parameters are tested and are valid for the corresponding output pins operating in strong driver, fast edge mode. See also "Pad Properties" on Page 89. # 4.1.4 Parameter Interpretation The parameters listed in the following include both the characteristics of the XC233xA and its demands on the system. To aid in correctly interpreting the parameters when evaluating them for a design, they are marked accordingly in the column "Symbol": ## CC (Controller Characteristics): The logic of the XC233xA provides signals with the specified characteristics. ## SR (System Requirement): The external system must provide signals with the specified characteristics to the XC233xA. #### **Electrical Parameters** #### 4.2 DC Parameters These parameters are static or average values that may be exceeded during switching transitions (e.g. output current). Leakage current is strongly dependent on the operating temperature and the voltage level at the respective pin. The maximum values in the following tables apply under worst case conditions, i.e. maximum temperature and an input level equal to the supply voltage. The value for the leakage current in an application can be determined by using the respective leakage derating formula (see tables) with values from that application. The pads of the XC233xA are designed to operate in various driver modes. The DC parameter specifications refer to the pad current limits specified in **Section 4.6.4**. ## **Supply Voltage Restrictions** The XC233xA can operate within a wide supply voltage range from 3.0 V to 5.5 V. However, during operation this supply voltage must remain within 10 percent of the selected nominal supply voltage. It cannot vary across the full operating voltage range. Because of the supply voltage restriction and because electrical behavior depends on the supply voltage, the parameters are specified separately for the upper and the lower voltage range. During operation, the supply voltages may only change with a maximum speed of dV/dt < 1 V/ms. During power-on sequences, the supply voltages may only change with a maximum speed of $dV/dt < 5~V/\mu s$ , i.e. the target supply voltage may be reached earliest after approx. 1 $\mu s$ . Note: To limit the speed of supply voltage changes, the employment of external buffer capacitors at pins $V_{DDPA}/V_{DDPB}$ is recommended. ## Pullup/Pulldown Device Behavior Most pins of the XC233xA feature pullup or pulldown devices. For some special pins these are fixed; for the port pins they can be selected by the application. The specified current values indicate how to load the respective pin depending on the intended signal level. **Figure 13** shows the current paths. The shaded resistors shown in the figure may be required to compensate system pull currents that do not match the given limit values. Figure 13 Pullup/Pulldown Current Definition ## 4.2.1 DC Parameters Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current $I_{\rm OV}$ . Note: Operating Conditions apply. Table 14 is valid under the following conditions: $V_{\text{DDP}} \ge 4.5 \text{ V}; \ V_{\text{DDPtvp}} = 5 \text{ V}; \ V_{\text{DDP}} \le 5.5 \text{ V}$ Table 14 DC Characteristics for Upper Voltage Range | Parameter | Symbol | | Values | | Unit | Note / | |----------------------------------------------------------------------------------|--------------------------|-------------------------------------|--------|------------------------------------|------|--------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Pin capacitance (digital inputs/outputs). To be doubled for double bond pins. 1) | C <sub>IO</sub> CC | _ | _ | 10 | pF | not subject to production test | | Input Hysteresis <sup>2)</sup> | HYS CC | $0.11 \text{ x}$ $V_{\mathrm{DDP}}$ | - | _ | V | $R_{\rm S}$ = 0 Ohm | | Absolute input leakage current on pins of analog ports <sup>3)</sup> | I <sub>OZ1</sub> <br>CC | _ | 10 | 200 | nA | $\begin{split} V_{\mathrm{IN}} &> 0 \; \mathrm{V}; \\ V_{\mathrm{IN}} &< V_{\mathrm{DDP}} \end{split}$ | | Absolute input leakage current for all other pins. To be doubled for double | I <sub>OZ2</sub> <br>CC | - | 0.2 | 5 | μА | $T_{\rm J} \le$ 110 °C;<br>$V_{\rm IN} < V_{\rm DDP};$<br>$V_{\rm IN} > V_{\rm SS}$ | | bond pins. <sup>3)1)4)</sup> | | _ | 0.2 | 15 | μА | $T_{ m J} \le$ 150 °C;<br>$V_{ m IN} < V_{ m DDP};$<br>$V_{ m IN} > V_{ m SS}$ | | Pull Level Force Current <sup>5)</sup> | $ I_{\rm PLF} $ SR | 250 | _ | _ | μΑ | 6) | | Pull Level Keep Current <sup>7)</sup> | $ I_{PLK} $ SR | - | - | 30 | μА | 6) | | Input high voltage (all except XTAL1) | $V_{IH}SR$ | $0.7~\mathrm{x}$ $V_\mathrm{DDP}$ | - | <i>V</i> <sub>DDP</sub> + 0.3 | V | | | Input low voltage (all except XTAL1) | $V_{IL}SR$ | -0.3 | - | $0.3 \text{ x}$ $V_{\mathrm{DDP}}$ | V | | | Output High voltage <sup>8)</sup> | $V_{OH}CC$ | V <sub>DDP</sub> - 1.0 | - | _ | V | $I_{OH} \geq I_{OHmax}$ | | | | V <sub>DDP</sub> - 0.4 | - | _ | V | $I_{OH} \geq I_{OHnom}^{9)}$ | #### **Electrical Parameters** Table 14 DC Characteristics for Upper Voltage Range (cont'd) | Parameter | Symbol | Values | | | Unit | Note / | |----------------------------------|------------|--------|------|------|------|-----------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Output Low Voltage <sup>8)</sup> | $V_{OL}CC$ | - | _ | 1.0 | V | $I_{OL} \leq I_{OLmax}$ | | | | _ | _ | 0.4 | V | $I_{OL} \le I_{OLnom}^{9)}$ | - 1) Because each double bond pin is connected to two pads (standard pad and high-speed pad), it has twice the normal value. For a list of affected pins refer to the pin definitions table in chapter 2. - 2) Not subject to production test verified by design/characterization. Hysteresis is implemented to avoid metastable states and switching due to internal ground bounce. It cannot suppress switching due to external system noise under all conditions. - 3) If the input voltage exceeds the respective supply voltage due to ground bouncing $(V_{\rm IN} < V_{\rm SS})$ or supply ripple $(V_{\rm IN} > V_{\rm DDP})$ , a certain amount of current may flow through the protection diodes. This current adds to the leakage current. An additional error current $(I_{\rm INJ})$ will flow if an overload current flows through an adjacent pin. Please refer to the definition of the overload coupling factor $K_{\rm CIV}$ . - 4) The given values are worst-case values. In production test, this leakage current is only tested at 125 °C; other values are ensured by correlation. For derating, please refer to the following descriptions: Leakage derating depending on temperature (T<sub>J</sub> = junction temperature [°C]): I<sub>OZ</sub> = 0.05 x e<sup>(1.5 + 0.028 x TJ->)</sup> [μΑ]. For example, at a temperature of 95 °C the resulting leakage current is 3.2 μA. Leakage derating depending on voltage level (DV = V<sub>DDP</sub> · V<sub>PIN</sub> [V]): I<sub>OZ</sub> = I<sub>OZtempmax</sub> (1.6 x DV) (μA]. This voltage derating formula is an approximation which applies for maximum temperature. - 5) Drive the indicated minimum current through this pin to change the default pin level driven by the enabled pull device: V<sub>PIN</sub> ≤ V<sub>II max</sub> for a pullup; V<sub>PIN</sub> ≥ V<sub>II+min</sub> for a pulldown. - 6) These values apply to the fixed pull-devices in dedicated pins and to the user-selectable pull-devices in general purpose IO pins. - 7) Limit the current through this pin to the indicated value so that the enabled pull device can keep the default pin level: V<sub>PIN</sub> ≥ V<sub>IHmin</sub> for a pullup; V<sub>PIN</sub> ≤ V<sub>ILmax</sub> for a pulldown. - 8) The maximum deliverable output current of a port driver depends on the selected output driver mode. This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage is determined by the external circuit. - 9) As a rule, with decreasing output current the output levels approach the respective supply level ( $V_{\text{OL}}$ -> $V_{\text{SS}}$ , $V_{\text{OH}}$ -> $V_{\text{DDP}}$ ). However, only the levels for nominal output currents are verified. Data Sheet 64 V2.1, 2011-07 # 4.2.2 DC Parameters for Lower Voltage Area Keeping signal levels within the limits specified in this table ensures operation without overload conditions. For signal levels outside these specifications, also refer to the specification of the overload current $I_{\rm OV}$ . Note: Operating Conditions apply. Table 15 is valid under the following conditions: $V_{\rm DDP} \ge 3.0 \text{ V}; \ V_{\rm DDPtvp} = 3.3 \text{ V}; \ V_{\rm DDP} \le 4.5 \text{ V}$ Table 15 DC Characteristics for Lower Voltage Range | Parameter | Symbol | | Values | | Unit | Note / | |----------------------------------------------------------------------------------|--------------------------|----------------------------------------------------------------|--------|-----------------------------------|------|----------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Pin capacitance (digital inputs/outputs). To be doubled for double bond pins. 1) | C <sub>IO</sub> CC | _ | _ | 10 | pF | not subject to production test | | Input Hysteresis <sup>2)</sup> | HYS CC | $\begin{array}{c} \text{0.07 x} \\ V_{\text{DDP}} \end{array}$ | - | - | V | $R_{\rm S}$ = 0 Ohm | | Absolute input leakage current on pins of analog ports <sup>3)</sup> | I <sub>OZ1</sub> <br>CC | _ | 10 | 200 | nA | $\begin{aligned} V_{\text{IN}} &> V_{\text{SS}}; \\ V_{\text{IN}} &< V_{\text{DDP}} \end{aligned}$ | | Absolute input leakage current for all other pins. To be doubled for double | I <sub>OZ2</sub> <br>CC | - | 0.2 | 2.5 | μА | $T_{\rm J} \le$ 110 °C;<br>$V_{\rm IN} < V_{\rm DDP};$<br>$V_{\rm IN} > V_{\rm SS}$ | | bond pins. <sup>3)1)4)</sup> | | _ | 0.2 | 8 | μА | $T_{\rm J} \le$ 150 °C;<br>$V_{\rm IN} < V_{\rm DDP};$<br>$V_{\rm IN} > V_{\rm SS}$ | | Pull Level Force Current <sup>5)</sup> | $ I_{\rm PLF} $ SR | 150 | _ | _ | | 6) | | Pull Level Keep Current <sup>7)</sup> | $ I_{\rm PLK} $ SR | - | _ | 10 | μА | 6) | | Input high voltage (all except XTAL1) | $V_{IH}SR$ | $0.7~\mathrm{x}$ $V_\mathrm{DDP}$ | - | <i>V</i> <sub>DDP</sub> + 0.3 | V | | | Input low voltage (all except XTAL1) | $V_{IL}SR$ | -0.3 | - | $0.3~\mathrm{x}$ $V_\mathrm{DDP}$ | V | | | Output High voltage <sup>8)</sup> | $V_{OH}CC$ | V <sub>DDP</sub> - 1.0 | - | _ | V | $I_{OH} \geq I_{OHmax}$ | | | | V <sub>DDP</sub> - 0.4 | - | _ | V | $I_{OH} \geq I_{OHnom}^{9)}$ | #### **Electrical Parameters** Table 15 DC Characteristics for Lower Voltage Range (cont'd) | Parameter | Symbol | Values | | | Unit | Note / | |----------------------------------|------------|--------|------|------|------|---------------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Output Low Voltage <sup>8)</sup> | $V_{OL}CC$ | - | _ | 1.0 | V | $I_{OL} \leq I_{OLmax}$ | | | | - | _ | 0.4 | V | $I_{\rm OL} \leq I_{\rm OLnom}^{10)}$ | - 1) Because each double bond pin is connected to two pads (standard pad and high-speed pad), it has twice the normal value. For a list of affected pins refer to the pin definitions table in chapter 2. - 2) Not subject to production test verified by design/characterization. Hysteresis is implemented to avoid metastable states and switching due to internal ground bounce. It cannot suppress switching due to external system noise under all conditions. - 3) If the input voltage exceeds the respective supply voltage due to ground bouncing $(V_{\rm IN} < V_{\rm SS})$ or supply ripple $(V_{\rm IN} > V_{\rm DDP})$ , a certain amount of current may flow through the protection diodes. This current adds to the leakage current. An additional error current $(I_{\rm INJ})$ will flow if an overload current flows through an adjacent pin. Please refer to the definition of the overload coupling factor $K_{\rm CIV}$ . - 4) The given values are worst-case values. In production test, this leakage current is only tested at 125 °C; other values are ensured by correlation. For derating, please refer to the following descriptions: Leakage derating depending on temperature (T<sub>J</sub> = junction temperature [°C]): I<sub>OZ</sub> = 0.05 x e<sup>(1.5 + 0.028 x TJ-)</sup> [μA]. For example, at a temperature of 95 °C the resulting leakage current is 3.2 μA. Leakage derating depending on voltage level (DV = V<sub>DDP</sub> V<sub>PIN</sub> [V]): I<sub>OZ</sub> = I<sub>OZtempmax</sub> (1.6 x DV) (μA]. This voltage derating formula is an approximation which applies for maximum temperature. - 5) Drive the indicated minimum current through this pin to change the default pin level driven by the enabled pull device: V<sub>PIN</sub> <= V<sub>II</sub> for a pullup; V<sub>PIN</sub> >= V<sub>IH</sub> for a pulldown. - 6) These values apply to the fixed pull-devices in dedicated pins and to the user-selectable pull-devices in general purpose IO pins. - 7) Limit the current through this pin to the indicated value so that the enabled pull device can keep the default pin level: V<sub>PIN</sub> >= V<sub>IH</sub> for a pullup; V<sub>PIN</sub> <= V<sub>IL</sub> for a pulldown. - 8) The maximum deliverable output current of a port driver depends on the selected output driver mode. This specification is not valid for outputs which are switched to open drain mode. In this case the respective output will float and the voltage is determined by the external circuit. - As a rule, with decreasing output current the output levels approach the respective supply level (VOL->VSS, VOH->VDDP). However, only the levels for nominal output currents are verified. - 10) As a rule, with decreasing output current the output levels approach the respective supply level ( $V_{\rm OL}$ -> $V_{\rm SS}$ , $V_{\rm OH}$ -> $V_{\rm DDP}$ ). However, only the levels for nominal output currents are verified. Data Sheet 66 V2.1, 2011-07 # 4.2.3 Power Consumption The power consumed by the XC233xA depends on several factors such as supply voltage, operating frequency, active circuits, and operating temperature. The power consumption specified here consists of two components: - The switching current I<sub>S</sub> depends on the device activity - The leakage current I<sub>LK</sub> depends on the device temperature To determine the actual power consumption, always both components, switching current $I_{\rm S}$ and leakage current $I_{\rm LK}$ must be added: $$I_{\text{DDP}} = I_{\text{S}} + I_{\text{LK}}$$ . Note: The power consumption values are not subject to production test. They are verified by design/characterization. To determine the total power consumption for dimensioning the external power supply, also the pad driver currents must be considered. The given power consumption parameters and their values refer to specific operating conditions: #### Active mode: Regular operation, i.e. peripherals are active, code execution out of Flash. ## Stopover mode: Crystal oscillator and PLL stopped, Flash switched off, clock in domain DMP\_1 stopped. Note: The maximum values cover the complete specified operating range of all manufactured devices. The typical values refer to average devices under typical conditions, such as nominal supply voltage, room temperature, application-oriented activity. After a power reset, the decoupling capacitors for $V_{\rm DDIM}$ and $V_{\rm DDIM}$ are charged with the maximum possible current. For additional information, please refer to Section 5.2, Thermal Considerations. Note: Operating Conditions apply. Table 16 Switching Power Consumption | Parameter | Symbol | Values | | | Unit | Note / | |------------------------------------------------------------------------|-------------------------|--------|--------------------------------------------|----------------------------------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Power supply current (active) with all peripherals active and EVVRs on | I <sub>SACT</sub><br>CC | _ | 10 + $0.6 \text{ x}$ $f_{\text{SYS}}^{1)}$ | 10 + 1.0 x $f_{\text{SYS}}^{1)}$ | mA | 2)3) | | Power supply current in stopover mode, EVVRs on | I <sub>SSO</sub> CC | _ | 0.7 | 2.0 | mA | | <sup>1)</sup> $f_{\rm SYS}$ in MHz. #### **Electrical Parameters** - The pad supply voltage pins (V<sub>DDPB</sub>) provide the input current for the on-chip EVVRs and the current consumed by the pin output drivers. A small current is consumed because the drivers input stages are switched. - In Fast Startup Mode (with the Flash modules deactivated), the typical current is reduced to $3 + 0.6 \times f_{SYS}$ . - 3) Please consider the additional conditions described in section "Active Mode Power Supply Current". ## **Active Mode Power Supply Current** The actual power supply current in active mode not only depends on the system frequency but also on the configuration of the XC233xA's subsystem. Besides the power consumed by the device logic the power supply pins also provide the current that flows through the pin output drivers. A small current is consumed because the drivers' input stages are switched. The IO power domains can be supplied separately. Power domain A $(V_{\rm DDPA})$ supplies the A/D converters and Port 6. Power domain B $(V_{\rm DDPB})$ supplies the on-chip EVVRs and all other ports. During operation domain A draws a maximum current of 1.5 mA for each active A/D converter module from $V_{\rm DDPA}$ . In Fast Startup Mode (with the Flash modules deactivated), the typical current is reduced to $(3 + 0.6 \times f_{SYS})$ mA. Figure 14 Supply Current in Active Mode as a Function of Frequency Note: Operating Conditions apply. Table 17 Leakage Power Consumption | Parameter | Symbol | Values | | | Unit | Note / | |------------------------------------------------------|---------------------|--------|------|------|------|-----------------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Leakage supply current (DMP_1 powered) <sup>1)</sup> | I <sub>LK1</sub> CC | - | 0.03 | 0.05 | mA | $T_{\rm J} = 25 {\rm ^{\circ}C^{1)}}$ | | | | _ | 0.5 | 1.3 | mA | $T_{\rm J} = 85 ^{\circ}{\rm C}^{1)}$ | | | | _ | 2.1 | 6.2 | mA | $T_{\rm J} = 125 ^{\circ}{\rm C}^{1)}$ | | | | _ | 4.4 | 13.7 | mA | $T_{\rm J} = 150~{\rm ^{\circ}C^{1)}}$ | All inputs (including pins configured as inputs) are set at 0 V to 0.1 V or at V<sub>DDP</sub> - 0.1 V to V<sub>DDP</sub> and all outputs (including pins configured as outputs) are disconnected. Note: A fraction of the leakage current flows through domain DMP\_A (pin $V_{DDPA}$ ). This current can be calculated as 7 000 $\times$ e<sup>- $\alpha$ </sup>, with $\alpha$ = 5 000 / (273 + 1.3 $\times$ T<sub>J</sub>). For $T_J$ = 150°C, this results in a current of 160 $\mu$ A. The leakage power consumption can be calculated according to the following formulas: $$I_{\rm LK0}$$ = 500 000 x e<sup>- $\alpha$</sup> , with $\alpha$ = 3 000 / (273 + B× $T_{\rm J}$ ) Parameter B must be replaced by - 1.0 for typical values - 1.6 for maximum values $I_{\rm LK1}$ = 600 000 x e<sup>- $\alpha$ </sup>, with $\alpha$ = 5 000 / (273 + B× $T_{\rm J}$ ) Parameter B must be replaced by - 1.0 for typical values - 1.3 for maximum values Figure 15 Leakage Supply Current as a Function of Temperature # 4.3 Analog/Digital Converter Parameters These parameters describe the conditions for optimum ADC performance. Note: Operating Conditions apply. Table 18 ADC Parameters | Parameter | Symbol | Values | | | Unit | Note / | |-------------------------------------------------|-----------------------------|--------|------|------|----------|----------------------------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Switched capacitance at an analog input | $C_{AINSW}$ | _ | 4 | 5 | pF | not subject to production test <sup>1)</sup> | | Total capacitance at an analog input | $C_{AINT}$ | _ | 10 | 12 | pF | not subject to production test <sup>1)</sup> | | Switched capacitance at the reference input | $C_{AREFSW}$ | _ | 7 | 9 | pF | not subject to production test <sup>1)</sup> | | Total capacitance at the reference input | $C_{AREFT}$ | _ | 13 | 15 | pF | not subject to production test <sup>1)</sup> | | Differential Non-Linearity<br>Error | EA <sub>DNL</sub> <br>CC | _ | 0.8 | 1.0 | LSB | not subject to production test | | Gain Error | EA <sub>GAIN</sub> <br>CC | _ | 0.4 | 8.0 | LSB | not subject to production test | | Integral Non-Linearity | EA <sub>INL</sub> <br>CC | _ | 0.8 | 1.2 | LSB | not subject to production test | | Offset Error | EA <sub>OFF</sub> <br> CC | _ | 0.5 | 8.0 | LSB | not subject to production test | | Analog clock frequency | $f_{ADCI}SR$ | 0.5 | - | 20 | MHz | Upper voltage range | | | | 0.5 | - | 16.5 | MHz | Lower voltage range | | Input resistance of the selected analog channel | R <sub>AIN</sub> CC | _ | _ | 2 | kOh<br>m | not subject to production test <sup>1)</sup> | | Input resistance of the reference input | R <sub>AREF</sub><br>CC | _ | _ | 2 | kOh<br>m | not subject to<br>production<br>test <sup>1)</sup> | #### **Electrical Parameters** Table 18 ADC Parameters (cont'd) | Parameter | Symbol | | Values | | Unit | Note / | |------------------------------------------------------------|----------------------------|----------------------------------------------------------|-----------------------|-----------------------------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Broken wire detection delay against VAGND <sup>2)</sup> | t <sub>BWG</sub> CC | _ | _ | 50 | 3) | | | Broken wire detection delay against VAREF <sup>2)</sup> | t <sub>BWR</sub> CC | _ | _ | 50 | 4) | | | Conversion time for 8-bit result <sup>2)</sup> | t <sub>c8</sub> CC | (11 + S<br>+ 2 x t <sub>S</sub> | TC) x t <sub>AD</sub> | OCI | | | | Conversion time for 10-bit result <sup>2)</sup> | <i>t</i> <sub>c10</sub> CC | (13 + STC) x t <sub>ADCI</sub><br>+ 2 x t <sub>SYS</sub> | | | | | | Total Unadjusted Error | TUE <br>CC | _ | 1 | 2 | LSB | 5) | | Wakeup time from analog powerdown, fast mode <sup>2)</sup> | t <sub>WAF</sub> CC | _ | _ | 4 | μS | | | Wakeup time from analog powerdown, slow mode <sup>2)</sup> | t <sub>WAS</sub> CC | _ | _ | 15 | μS | | | Analog reference ground | $V_{AGND}$ SR | V <sub>SS</sub> - 0.05 | _ | 1.5 | V | | | Analog input voltage range | $V_{AIN}SR$ | $V_{AGND}$ | _ | $V_{AREF}$ | V | 6) | | Analog reference voltage | $V_{AREF}$ SR | <i>V</i> <sub>AGND</sub> + 1.0 | - | V <sub>DDPA</sub><br>+ 0.05 | V | 5) | - These parameter values cover the complete operating range. Under relaxed operating conditions (room temperature, nominal supply voltage) the typical values can be used for calculation. - 2) This parameter includes the sample time (also the additional sample time specified by STC), the time to determine the digital result and the time to load the result register with the conversion result. Values for the basic clock t<sub>ADCI</sub> depend on programming. - The broken wire detection delay against V<sub>AGND</sub> is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 500 μs. Result below 10% (66<sub>H</sub>). - 4) The broken wire detection delay against V<sub>AREF</sub> is measured in numbers of consecutive precharge cycles at a conversion rate of not more than 10 μs. This function is influenced by leakage current, in particular at high temperature. Result above 80% (332<sub>μ</sub>). - 5) TUE is tested at V<sub>AREF</sub> = V<sub>DDPA</sub> = 5.0 V, V<sub>AGND</sub> = 0 V. It is verified by design for all other voltages within the defined voltage range. The specified TUE is valid only if the absolute sum of input overload currents on analog port pins (see I<sub>OV</sub> specification) does not exceed 10 mA, and if V<sub>AREF</sub> and V<sub>AGND</sub> remain stable during the measurement time. - 6) V<sub>AIN</sub> may exceed V<sub>AGND</sub> or V<sub>AREF</sub> up to the absolute maximum ratings. However, the conversion result in these cases will be X000<sub>H</sub> or X3FF<sub>H</sub>, respectively. Figure 16 Equivalent Circuitry for Analog Inputs Sample time and conversion time of the XC233xA's A/D converters are programmable. The timing above can be calculated using **Table 19**. The limit values for $f_{ADCI}$ must not be exceeded when selecting the prescaler value. Table 19 A/D Converter Computation Table | GLOBCTR.5-0<br>(DIVA) | A/D Converter Analog Clock $f_{\mathrm{ADCI}}$ | INPCRx.7-0<br>(STC) | Sample Time <sup>1)</sup> t <sub>S</sub> | |-----------------------|------------------------------------------------|---------------------|------------------------------------------| | 000000 <sub>B</sub> | $f_{ extsf{SYS}}$ | 00 <sub>H</sub> | $t_{ADCI} \times 2$ | | 000001 <sub>B</sub> | $f_{\rm SYS}$ / 2 | 01 <sub>H</sub> | $t_{ADCI} \times 3$ | | 000010 <sub>B</sub> | f <sub>SYS</sub> / 3 | 02 <sub>H</sub> | $t_{ADCI} \times 4$ | | : | $f_{\rm SYS}$ / (DIVA+1) | : | $t_{ADCI} \times (STC+2)$ | | 111110 <sub>B</sub> | f <sub>SYS</sub> / 63 | FE <sub>H</sub> | $t_{ADCI} \times 256$ | | 111111 <sub>B</sub> | f <sub>SYS</sub> / 64 | FF <sub>H</sub> | $t_{ADCI} \times 257$ | <sup>1)</sup> The selected sample time is doubled if broken wire detection is active (due to the presampling phase). ### **Converter Timing Example A:** Assumptions: $f_{SYS} = 80 \text{ MHz}$ (i.e. $t_{SYS} = 12.5 \text{ ns}$ ), DIVA = $03_H$ , STC = $00_H$ Analog clock $f_{ADCI} = f_{SYS} / 4 = 20 \text{ MHz}$ , i.e. $t_{ADCI} = 50 \text{ ns}$ Sample time $t_S = t_{ADCI} \times 2 = 100 \text{ ns}$ Conversion 10-bit: $t_{\text{C10}} = 13 \times t_{\text{ADCI}} + 2 \times t_{\text{SYS}} = 13 \times 50 \text{ ns} + 2 \times 12.5 \text{ ns} = 0.675 \text{ }\mu\text{s}$ **Conversion 8-bit:** $t_{\text{C8}} = 11 \times t_{\text{ADCI}} + 2 \times t_{\text{SYS}} = 11 \times 50 \text{ ns} + 2 \times 12.5 \text{ ns} = 0.575 \text{ }\mu\text{s}$ # Converter Timing Example B: Assumptions: $f_{SYS} = 40 \text{ MHz}$ (i.e. $t_{SYS} = 25 \text{ ns}$ ), DIVA = $02_H$ , STC = $03_H$ Analog clock $f_{ADCI} = f_{SYS} / 3 = 13.3 \text{ MHz}$ , i.e. $t_{ADCI} = 75 \text{ ns}$ Sample time $t_S = t_{ADCI} \times 5 = 375 \text{ ns}$ Conversion 10-bit: $t_{\text{C10}} = 16 \times t_{\text{ADCI}} + 2 \times t_{\text{SYS}} = 16 \times 75 \text{ ns} + 2 \times 25 \text{ ns} = 1.25 \text{ }\mu\text{s}$ Conversion 8-bit: $t_{C8} = 14 \times t_{ADCI} + 2 \times t_{SYS} = 14 \times 75 \text{ ns} + 2 \times 25 \text{ ns} = 1.10 \text{ }\mu\text{s}$ #### **Electrical Parameters** # 4.4 System Parameters The following parameters specify several aspects which are important when integrating the XC233xA into an application system. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply. Table 20 Various System Parameters | Parameter | Symbol | | Values | | Unit | Note / | |-----------------------------------------------------------------------|---------------------|--------------------------------------|----------|---------------------------------------------|------|-----------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Short-term deviation of internal clock source frequency <sup>1)</sup> | $\Delta f_{INT}$ CC | -1 | - | 1 | % | <i>∆T</i> <sub>J</sub> ≤ 10 °C | | Internal clock source frequency | $f_{INT}$ CC | 4.8 | 5.0 | 5.2 | MHz | | | Wakeup clock source | $f_{WU}CC$ | 400 | _ | 700 | kHz | FREQSEL= 00 | | frequency <sup>2)</sup> | | 210 | _ | 390 | kHz | FREQSEL= 01 | | | | 140 | _ | 260 | kHz | FREQSEL= 10 | | | | 110 | _ | 200 | kHz | FREQSEL= 11 | | Startup time from power-<br>on with code execution<br>from Flash | t <sub>SPO</sub> CC | 1.8 | 2.2 | 2.7 | ms | $f_{\rm WU}$ = 500 kHz | | Startup time from stopover mode with code execution from PSRAM | t <sub>SSO</sub> CC | 11 / f <sub>WU</sub> <sup>3)</sup> | - | 12 /<br>f <sub>WU</sub> <sup>3)</sup> | μS | | | Core voltage (PVC) supervision level | $V_{PVC}CC$ | V <sub>LV</sub> - 0.03 | $V_{LV}$ | <i>V</i> <sub>LV</sub> + 0.07 <sub>4)</sub> | V | 5) | | Supply watchdog (SWD) supervision level | $V_{SWD}$ CC | V <sub>LV</sub> - 0.10 <sup>6)</sup> | $V_{LV}$ | <i>V</i> <sub>LV</sub> + 0.15 | V | Lower voltage range <sup>5)</sup> | | | | V <sub>LV</sub> - 0.15 | $V_{LV}$ | <i>V</i> <sub>LV</sub> + 0.15 | V | Upper voltage range <sup>5)</sup> | The short-term frequency deviation refers to a timeframe of a few hours and is measured relative to the current frequency at the beginning of the respective timeframe. This parameter is useful to determine a time span for re-triggering a LIN synchronization. <sup>2)</sup> This parameter is tested for the fastest and the slowest selection. The medium selections are not subject to production test - verified by design/characterization #### **Electrical Parameters** - 3) $f_{WU}$ in MHz - 4) This value includes a hysteresis of approximately 50 mV for rising voltage. - 5) $V_{1V}$ = selected SWD voltage level - 6) The limit $V_{LV}$ 0.10 V is valid for the OK1 level. The limit for the OK2 level is $V_{LV}$ 0.15 V. ### Conditions for $t_{SPO}$ Timing Measurement The time required for the transition from **Power-On** to **Base** mode is called $t_{SPO}$ . It is measured under the following conditions: Precondition: The pad supply is valid, i.e. $V_{\rm DDPB}$ is above 3.0 V and remains above 3.0 V even though the XC233xA is starting up. No debugger is attached. Start condition: Power-on reset is removed ( $\overline{PORST} = 1$ ). End condition: External pin toggle caused by first user instruction executed from FLASH after startup. ### Conditions for $t_{SSO}$ Timing Measurement The time required for the transition from **Stopover** to **Stopover Waked-Up** mode is called $t_{SSO}$ . It is measured under the following conditions: Precondition: The **Stopover** mode has been entered using the procedure defined in the Programmer's Guide. Start condition: Pin toggle on ESR pin triggering the startup sequence. End condition: External pin toggle caused by first user instruction executed from PSRAM after startup. # Coding of bit fields LEVxV in SWD and PVC Configuration Registers Table 21 Coding of bit fields LEVxV in Register SWDCON0 | Code | Default Voltage Level | Notes <sup>1)</sup> | |-------------------|-----------------------|----------------------| | 0000 <sub>B</sub> | 2.9 V | | | 0001 <sub>B</sub> | 3.0 V | LEV1V: reset request | | 0010 <sub>B</sub> | 3.1 V | | | 0011 <sub>B</sub> | 3.2 V | | | 0100 <sub>B</sub> | 3.3 V | | | 0101 <sub>B</sub> | 3.4 V | | | 0110 <sub>B</sub> | 3.6 V | | | 0111 <sub>B</sub> | 4.0 V | | | 1000 <sub>B</sub> | 4.2 V | | #### **Electrical Parameters** Table 21 Coding of bit fields LEVxV in Register SWDCON0 (cont'd) | Code | Default Voltage Level | Notes <sup>1)</sup> | |-------------------|-----------------------|---------------------| | 1001 <sub>B</sub> | 4.5 V | LEV2V: no request | | 1010 <sub>B</sub> | 4.6 V | | | 1011 <sub>B</sub> | 4.7 V | | | 1100 <sub>B</sub> | 4.8 V | | | 1101 <sub>B</sub> | 4.9 V | | | 1110 <sub>B</sub> | 5.0 V | | | 1111 <sub>B</sub> | 5.5 V | | <sup>1)</sup> The indicated default levels are selected automatically after a power reset. Table 22 Coding of Bitfields LEVxV in Registers PVCyCONz | Code | Default Voltage Level | Notes <sup>1)</sup> | |------------------|-----------------------|----------------------------------------| | 000 <sub>B</sub> | 0.95 V | | | 001 <sub>B</sub> | 1.05 V | | | 010 <sub>B</sub> | 1.15 V | | | 011 <sub>B</sub> | 1.25 V | | | 100 <sub>B</sub> | 1.35 V | LEV1V: reset request | | 101 <sub>B</sub> | 1.45 V | LEV2V: interrupt request <sup>2)</sup> | | 110 <sub>B</sub> | 1.55 V | | | 111 <sub>B</sub> | 1.65 V | | <sup>1)</sup> The indicated default levels are selected automatically after a power reset. Data Sheet 78 V2.1, 2011-07 <sup>2)</sup> Due to variations of the tolerance of both the Embedded Voltage Regulators (EVR) and the PVC levels, this interrupt can be triggered inadvertently, even though the core voltage is within the normal range. It is, therefore, recommended not to use the this warning level. # 4.5 Flash Memory Parameters The XC233xA is delivered with all Flash sectors erased and with no protection installed. The data retention time of the XC233xA's Flash memory (i.e. the time after which stored data can still be retrieved) depends on the number of times the Flash memory has been erased and programmed. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply. Table 23 Flash Parameters | Parameter | Symbol | | Values | 5 | Unit | Note / | |-------------------------------------------|----------------------------------------|------|-----------------|-----------------|------------|--------------------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Parallel Flash module program/erase limit | $N_{PP}SR$ | _ | - | 41) | | $N_{FL\_RD} \leq 1, \ f_{SYS} \leq 80~MHz$ | | depending on Flash read activity | | _ | _ | 1 <sup>2)</sup> | | $N_{\text{FL\_RD}} > 1$ | | Flash erase endurance for security pages | N <sub>SEC</sub> SR | 10 | - | _ | cycle<br>s | t <sub>RET</sub> ≥ 20 years | | Flash wait states <sup>3)</sup> | N <sub>WSFLAS</sub><br><sub>H</sub> SR | 1 | _ | _ | | $f_{\rm SYS} \le 8 \; \rm MHz$ | | | | 2 | _ | _ | | $f_{\rm SYS} \le$ 13 MHz | | | | 3 | _ | _ | | $f_{\rm SYS} \leq$ 17 MHz | | | | 4 | _ | _ | | $f_{\rm SYS}$ > 17 MHz | | Erase time per sector/page | $t_{\sf ER}$ CC | _ | 7 <sup>4)</sup> | 8.0 | ms | | | Programming time per page | t <sub>PR</sub> CC | _ | 3 <sup>4)</sup> | 3.5 | ms | | | Data retention time | $t_{RET}CC$ | 20 | - | - | year<br>s | $N_{\rm Er} \le 1~000$ cycles | | Drain disturb limit | $N_{\mathrm{DD}}\mathrm{SR}$ | 32 | - | - | cycle<br>s | | #### **Electrical Parameters** Table 23 Flash Parameters (cont'd) | Parameter | Symbol | | Values | 3 | Unit | Note /<br>Test Condition | |------------------------|--------------------|------|--------|--------|------------|-------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Number of erase cycles | N <sub>Er</sub> SR | - | _ | 15 000 | cycle<br>s | $t_{\text{RET}} \ge 5$ years;<br>Valid for up to<br>64 user-<br>selected<br>sectors (data<br>storage) | | | | - | - | 1 000 | cycle<br>s | t <sub>RET</sub> ≥ 20 years | - All Flash module(s) can be erased/programmed while code is executed and/or data is read from only one Flash module or from PSRAM. The Flash module that delivers code/data can, of course, not be erased/programmed. - Flash module 3 can be erased/programmed while code is executed and/or data is read from any other Flash module. - 3) Value of IMB\_IMBCTRL.WSFLASH. - 4) Programming and erase times depend on the internal Flash clock source. The control state machine needs a few system clock cycles. This increases the stated durations noticably only at extremely low system clock frequencies. Access to the XC233xA Flash modules is controlled by the IMB. Built-in prefetch mechanisms optimize the performance for sequential access. Flash access waitstates only affect non-sequential access. Due to prefetch mechanisms, the performance for sequential access (depending on the software structure) is only partially influenced by waitstates. ### 4.6 AC Parameters These parameters describe the dynamic behavior of the XC233xA. # 4.6.1 Testing Waveforms These values are used for characterization and production testing (except pin XTAL1). Figure 17 Input Output Waveforms Figure 18 Floating Waveforms ### 4.6.2 Definition of Internal Timing The internal operation of the XC233xA is controlled by the internal system clock $f_{\rm SYS}$ . Because the system clock signal $f_{\rm SYS}$ can be generated from a number of internal and external sources using different mechanisms, the duration of the system clock periods (TCSs) and their variation (as well as the derived external timing) depend on the mechanism used to generate $f_{\rm SYS}$ . This must be considered when calculating the timing for the XC233xA. Figure 19 Generation Mechanisms for the System Clock Note: The example of PLL operation shown in **Figure 19** uses a PLL factor of 1:4; the example of prescaler operation uses a divider factor of 2:1. The specification of the external timing (AC Characteristics) depends on the period of the system clock (TCS). #### **Direct Drive** When direct drive operation is selected (SYSCON0.CLKSEL = $11_B$ ), the system clock is derived directly from the input clock signal CLKIN1: $$f_{SYS} = f_{IN}$$ . The frequency of $f_{\rm SYS}$ is the same as the frequency of $f_{\rm IN}$ . In this case the high and low times of $f_{\rm SYS}$ are determined by the duty cycle of the input clock $f_{\rm IN}$ . Selecting Bypass Operation from the XTAL1<sup>1)</sup> input and using a divider factor of 1 results in a similar configuration. #### **Prescaler Operation** When prescaler operation is selected (SYSCON0.CLKSEL = $10_B$ , PLLCON0.VCOBY = $1_B$ ), the system clock is derived either from the crystal oscillator (input clock signal XTAL1) or from the internal clock source through the output prescaler K1 (= K1DIV+1): $$f_{\text{SYS}} = f_{\text{OSC}} / \text{K1}.$$ If a divider factor of 1 is selected, the frequency of $f_{\rm SYS}$ equals the frequency of $f_{\rm OSC}$ . In this case the high and low times of $f_{\rm SYS}$ are determined by the duty cycle of the input clock $f_{\rm OSC}$ (external or internal). The lowest system clock frequency results from selecting the maximum value for the divider factor K1: $$f_{SYS} = f_{OSC} / 1024$$ . # 4.6.2.1 Phase Locked Loop (PLL) When PLL operation is selected (SYSCON0.CLKSEL = $10_B$ , PLLCON0.VCOBY = $0_B$ ), the on-chip phase locked loop is enabled and provides the system clock. The PLL multiplies the input frequency by the factor $\mathbf{F}$ ( $f_{\rm SYS} = f_{\rm IN} \times \mathbf{F}$ ). **F** is calculated from the input divider P (= PDIV+1), the multiplication factor N (= NDIV+1), and the output divider K2 (= K2DIV+1): $$(F = N / (P \times K2)).$$ The input clock can be derived either from an external source at XTAL1 or from the onchip clock source. The PLL circuit synchronizes the system clock to the input clock. This synchronization is performed smoothly so that the system clock frequency does not change abruptly. Adjustment to the input clock continuously changes the frequency of $f_{\rm SYS}$ so that it is locked to $f_{\rm IN}$ . The slight variation causes a jitter of $f_{\rm SYS}$ which in turn affects the duration of individual TCSs. Data Sheet 83 V2.1, 2011-07 <sup>1)</sup> Voltages on XTAL1 must comply to the core supply voltage $V_{\rm DDIM}$ The timing in the AC Characteristics refers to TCSs. Timing must be calculated using the minimum TCS possible under the given circumstances. The actual minimum value for TCS depends on the jitter of the PLL. Because the PLL is constantly adjusting its output frequency to correspond to the input frequency (from crystal or oscillator), the accumulated jitter is limited. This means that the relative deviation for periods of more than one TCS is lower than for a single TCS (see formulas and Figure 20). This is especially important for bus cycles using waitstates and for the operation of timers, serial interfaces, etc. For all slower operations and longer periods (e.g. pulse train generation or measurement, lower baudrates, etc.) the deviation caused by the PLL jitter is negligible. The value of the accumulated PLL jitter depends on the number of consecutive VCO output cycles within the respective timeframe. The VCO output clock is divided by the output prescaler K2 to generate the system clock signal $f_{\rm SYS}$ . The number of VCO cycles is K2 × **T**, where **T** is the number of consecutive $f_{\rm SYS}$ cycles (TCS). The maximum accumulated jitter (long-term jitter) D<sub>Tmax</sub> is defined by: $$D_{Tmax}$$ [ns] = ±(220 / (K2 × $f_{SYS}$ ) + 4.3) This maximum value is applicable, if either the number of clock cycles T > $(f_{SYS} / 1.2)$ or the prescaler value K2 > 17. In all other cases for a timeframe of $T \times TCS$ the accumulated jitter $D_T$ is determined by: $$D_{T}$$ [ns] = $D_{Tmax} \times [(1 - 0.058 \times K2) \times (T - 1) / (0.83 \times f_{SYS} - 1) + 0.058 \times K2]$ $f_{SYS}$ in [MHz] in all formulas. Example, for a period of 3 TCSs @ 33 MHz and K2 = 4: $D_{\text{max}}$ = $\pm (220 \, / \, (4 \times 33)$ + 4.3) = 5.97 ns (Not applicable directly in this case!) $$D_3 = 5.97 \times [(1 - 0.058 \times 4) \times (3 - 1) \ / \ (0.83 \times 33 - 1) + 0.058 \times 4]$$ $$= 5.97 \times [0.768 \times 2 / 26.39 + 0.232]$$ = 1.7 ns Example, for a period of 3 TCSs @ 33 MHz and K2 = 2: $D_{\text{max}}$ = $\pm(220$ / $(2\times33)$ + 4.3) = 7.63 ns (Not applicable directly in this case!) $$D_3 = 7.63 \times [(1 - 0.058 \times 2) \times (3 - 1) / (0.83 \times 33 - 1) + 0.058 \times 2]$$ $= 7.63 \times [0.884 \times 2 / 26.39 + 0.116]$ = 1.4 ns Data Sheet 84 V2.1, 2011-07 Figure 20 Approximated Accumulated PLL Jitter Note: The specified PLL jitter values are valid if the capacitive load per pin does not exceed $C_1 = 20$ pF. The maximum peak-to-peak noise on the pad supply voltage (measured between $V_{\rm DDPB}$ pin 100 and $V_{\rm SS}$ pin 1) is limited to a peak-to-peak voltage of $V_{\rm PP}$ = 50 mV. This can be achieved by appropriate blocking of the supply voltage as close as possible to the supply pins and using PCB supply and ground planes. ### PLL frequency band selection Different frequency bands can be selected for the VCO so that the operation of the PLL can be adjusted to a wide range of input and output frequencies: Table 24 System PLL Parameters | Parameter | Symbol | Values | | | Unit | Note / | |----------------------|---------------------|--------|------|------|------|--------------------------| | | | Min. | Тур. | Max. | | Test Condition | | VCO output frequency | $f_{\sf VCO}\sf CC$ | 50 | - | 110 | MHz | VCOSEL = 00 <sub>B</sub> | | (VCO controlled) | | 100 | _ | 160 | MHz | VCOSEL = 01 <sub>B</sub> | | VCO output frequency | $f_{\sf VCO}\sf CC$ | 10 | _ | 40 | MHz | VCOSEL = 00 <sub>B</sub> | | (VCO free-running) | | 20 | - | 80 | MHz | VCOSEL = 01 <sub>B</sub> | # 4.6.2.2 Wakeup Clock When wakeup operation is selected (SYSCON0.CLKSEL = $00_B$ ), the system clock is derived from the low-frequency wakeup clock source: $$f_{SYS} = f_{WU}$$ . In this mode, a basic functionality can be maintained without requiring an external clock source and while minimizing the power consumption. # 4.6.2.3 Selecting and Changing the Operating Frequency When selecting a clock source and the clock generation method, the required parameters must be carefully written to the respective bit fields, to avoid unintended intermediate states. Many applications change the frequency of the system clock ( $f_{SYS}$ ) during operation in order to optimize system performance and power consumption. Changing the operating frequency also changes the switching currents, which influences the power supply. To ensure proper operation of the on-chip EVRs while they generate the core voltage, the operating frequency shall only be changed in certain steps. This prevents overshoots and undershoots of the supply voltage. To avoid the indicated problems, recommended sequences are provided which ensure the intended operation of the clock system interacting with the power system. Please refer to the Programmer's Guide. ### 4.6.3 External Clock Input Parameters These parameters specify the external clock generation for the XC233xA. The clock can be generated in two ways: - By connecting a crystal or ceramic resonator to pins XTAL1/XTAL2 - By supplying an external clock signal - This clock signal can be supplied either to pin XTAL1 (core voltage domain) or to pin CLKIN1 (IO voltage domain) If connected to CLKIN1, the input signal must reach the defined input levels $V_{\rm IL}$ and $V_{\rm IH}$ . If connected to XTAL1, a minimum amplitude $V_{\rm AX1}$ (peak-to-peak voltage) is sufficient for the operation of the on-chip oscillator. Note: The given clock timing parameters $(t_1 \dots t_4)$ are only valid for an external clock input signal. Note: Operating Conditions apply. Table 25 External Clock Input Characteristics | Parameter | Symbol | | Values | 3 | Unit | Note / | |------------------------------------------------|-----------------------|-----------------------------------|--------|------|------|--------------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Oscillator frequency | $f_{\rm OSC}{\rm SR}$ | 4 | _ | 40 | MHz | Input = clock<br>signal | | | | 4 | - | 16 | MHz | Input = crystal or ceramic resonator | | XTAL1 input current absolute value | I <sub>IL</sub> CC | _ | _ | 20 | μА | | | Input clock high time | t <sub>1</sub> SR | 6 | - | _ | ns | | | Input clock low time | t <sub>2</sub> SR | 6 | - | _ | ns | | | Input clock rise time | t <sub>3</sub> SR | _ | - | 8 | ns | | | Input clock fall time | $t_4$ SR | _ | - | 8 | ns | | | Input voltage amplitude on XTAL11) | $V_{AX1}SR$ | $0.3 \text{ x}$ $V_{\text{DDIM}}$ | _ | - | V | 4 to 16 MHz | | | | $V_{\rm DDIM}$ | _ | - | V | 16 to 25 MHz | | | | $0.5 \text{ x}$ $V_{\text{DDIM}}$ | _ | - | V | 25 to 40 MHz | | Input voltage range limits for signal on XTAL1 | $V_{IX1}SR$ | $-1.7 + V_{\text{DDIM}}$ | _ | 1.7 | V | 2) | - 1) The amplitude voltage $V_{\rm AX1}$ refers to the offset voltage $V_{\rm OFF}$ . This offset voltage must be stable during the operation and the resulting voltage peaks must remain within the limits defined by $V_{\rm IX1}$ . - 2) Overload conditions must not occur on pin XTAL1. Note: For crystal or ceramic resonator operation, it is strongly recommended to measure the oscillation allowance (negative resistance) in the final target system (layout) to determine the optimum parameters for oscillator operation. The manufacturers of crystals and ceramic resonators offer an oscillator evaluation service. This evaluation checks the crystal/resonator specification limits to ensure a reliable oscillator operation. Figure 21 External Clock Drive XTAL1 Data Sheet 88 V2.1, 2011-07 #### **Electrical Parameters** # 4.6.4 Pad Properties The output pad drivers of the XC233xA can operate in several user-selectable modes. Strong driver mode allows controlling external components requiring higher currents such as power bridges or LEDs. Reducing the driving power of an output pad reduces electromagnetic emissions (EME). In strong driver mode, selecting a slower edge reduces EME. The dynamic behavior, i.e. the rise time and fall time, depends on the applied external capacitance that must be charged and discharged. Timing values are given for a capacitance of 20 pF, unless otherwise noted. In general, the performance of a pad driver depends on the available supply voltage $V_{\rm DDP}$ . The following table lists the pad parameters. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply. #### **Electrical Parameters** Table 26 is valid under the following conditions: $V_{\text{DDP}} \ge 4.5 \text{ V}; \ V_{\text{DDPtyp}} = 5 \text{ V}; \ V_{\text{DDP}} \le 5.5 \text{ V}; \ C_{\text{L}} \ge 20 \text{ pF}; \ C_{\text{L}} \le 100 \text{ pF};$ Table 26 Standard Pad Parameters for Upper Voltage Range | Parameter | Symbol | | Values | i | Unit | Note / | |----------------------------------------|--------------------|------|--------|----------------------------------|------|-------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Maximum output driver | $I_{Omax}$ | - | _ | 10 | mA | Strong driver | | current (absolute value) <sup>1)</sup> | CC | _ | _ | 4.0 | mA | Medium driver | | | | _ | _ | 0.5 | mA | Weak driver | | Nominal output driver | $I_{Onom}$ | - | _ | 2.5 | mA | Strong driver | | current (absolute value) | CC | _ | _ | 1.0 | mA | Medium driver | | | | _ | _ | 0.1 | mA | Weak driver | | Rise and Fall times (10% - 90%) | t <sub>RF</sub> CC | _ | - | 4.2 +<br>0.14 x<br>$C_{L}$ | ns | Strong driver;<br>Sharp edge | | | | _ | - | 11.6 +<br>0.22 x<br>$C_{L}$ | ns | Strong driver;<br>Medium edge | | | | _ | - | 20.6 +<br>0.22 x<br>$C_{L}$ | ns | Strong driver;<br>Slow edge | | | | _ | _ | 23 +<br>0.6 x<br>C <sub>L</sub> | ns | Medium driver | | | | - | - | 212 +<br>1.9 x<br>C <sub>1</sub> | ns | Weak driver | The total output current that may be drawn at a given time must be limited to protect the supply rails from damage. For any group of 16 neighboring output pins, the total output current in each direction (ΣI<sub>OL</sub> and Σ-I<sub>OH</sub>) must remain below 50 mA. #### **Electrical Parameters** Table 27 is valid under the following conditions: $V_{\rm DDP} \ge 3.0 \text{ V}; \ V_{\rm DDPtyp} = 3.3 \text{ V}; \ V_{\rm DDP} \le 4.5 \text{ V}; \ C_{\rm L} \ge 20 \text{ pF}; \ C_{\rm L} \le 100 \text{ pF};$ Table 27 Standard Pad Parameters for Lower Voltage Range | Parameter | Symbol | | Values | | Unit | Note / | |----------------------------------------|--------------------|------|--------|----------------------------------|------|-------------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Maximum output driver | $I_{Omax}$ | _ | _ | 10 | mA | Strong driver | | current (absolute value) <sup>1)</sup> | CC | _ | _ | 2.5 | mA | Medium driver | | | | _ | _ | 0.5 | mA | Weak driver | | Nominal output driver | $I_{Onom}$ | _ | _ | 2.5 | mA | Strong driver | | current (absolute value) | CC | _ | _ | 1.0 | mA | Medium driver | | | | _ | _ | 0.1 | mA | Weak driver | | Rise and Fall times (10% - 90%) | t <sub>RF</sub> CC | - | - | 6.2 +<br>0.24 x<br>$C_{L}$ | ns | Strong driver;<br>Sharp edge | | | | - | - | 24 +<br>0.3 x<br>C <sub>L</sub> | ns | Strong driver;<br>Medium edge | | | | - | - | 34 +<br>0.3 x<br>C <sub>L</sub> | ns | Strong driver;<br>Slow edge | | | | - | - | 37 +<br>0.65 x<br>C <sub>L</sub> | ns | Medium driver | | | | _ | - | 500 +<br>2.5 x<br>C <sub>1</sub> | ns | Weak driver | The total output current that may be drawn at a given time must be limited to protect the supply rails from damage. For any group of 16 neighboring output pins, the total output current in each direction (ΣI<sub>OL</sub> and Σ-I<sub>OH</sub>) must remain below 50 mA. Data Sheet 91 V2.1, 2011-07 # 4.6.5 Synchronous Serial Interface Timing The following parameters are applicable for a USIC channel operated in SSC mode. Note: These parameters are not subject to production test but verified by design and/or characterization. Characterization. Note: Operating Conditions apply; $C_1 = 20 \text{ pF}$ . Table 28 USIC SSC Master Mode Timing for Upper Voltage Range | Parameter | Symbol | | Values | | Unit | Note / | |-------------------------------------------------------------------|-------------------|--------------------------------|--------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Slave select output SELO active to first SCLKOUT transmit edge | t <sub>1</sub> CC | t <sub>SYS</sub> - 8 1) | - | - | ns | | | Slave select output SELO inactive after last SCLKOUT receive edge | t <sub>2</sub> CC | <i>t</i> <sub>SYS</sub> - 6 1) | - | - | ns | | | Data output DOUT valid time | t <sub>3</sub> CC | -6 | - | 9 | ns | | | Receive data input setup time to SCLKOUT receive edge | t <sub>4</sub> SR | 31 | - | - | ns | | | Data input DX0 hold time from SCLKOUT receive edge | t <sub>5</sub> SR | -4 | _ | - | ns | | <sup>1)</sup> $t_{SYS} = 1/f_{SYS}$ Table 29 USIC SSC Master Mode Timing for Lower Voltage Range | Parameter | Symbol | | Values | | Unit | Note /<br>Test Condition | |-------------------------------------------------------------------|-------------------|--------------------------------------------|--------|------|------|--------------------------| | | | Min. | Тур. | Max. | | | | Slave select output SELO active to first SCLKOUT transmit edge | t <sub>1</sub> CC | <i>t</i> <sub>SYS</sub> - 10 <sup>1)</sup> | - | _ | ns | | | Slave select output SELO inactive after last SCLKOUT receive edge | t <sub>2</sub> CC | <i>t</i> <sub>SYS</sub> - 9 <sup>1)</sup> | _ | _ | ns | | | Data output DOUT valid time | t <sub>3</sub> CC | -7 | _ | 11 | ns | | #### **Electrical Parameters** Table 29 USIC SSC Master Mode Timing for Lower Voltage Range (cont'd) | | | | _ | | _ | • , , | |-------------------------------------------------------|-------------------|------|--------|------|----|----------------| | Parameter | Symbol | | Values | | | Note / | | | | Min. | Тур. | Max. | | Test Condition | | Receive data input setup time to SCLKOUT receive edge | t <sub>4</sub> SR | 40 | _ | _ | ns | | | Data input DX0 hold time from SCLKOUT receive edge | t <sub>5</sub> SR | -5 | _ | _ | ns | | <sup>1)</sup> $t_{SYS} = 1 / f_{SYS}$ Table 30 USIC SSC Slave Mode Timing for Upper Voltage Range | Parameter | Symbol | Values | | | Unit | Note / | |-----------------------------------------------------------------------------|---------------------------|--------|------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Select input DX2 setup to first clock input DX1 transmit edge <sup>1)</sup> | t <sub>10</sub> SR | 7 | - | - | ns | | | Select input DX2 hold after last clock input DX1 receive edge <sup>1)</sup> | <i>t</i> <sub>11</sub> SR | 7 | - | - | ns | | | Receive data input setup time to shift clock receive edge <sup>1)</sup> | <i>t</i> <sub>12</sub> SR | 7 | - | - | ns | | | Data input DX0 hold time from clock input DX1 receive edge <sup>1)</sup> | <i>t</i> <sub>13</sub> SR | 5 | - | - | ns | | | Data output DOUT valid time | t <sub>14</sub> CC | 7 | _ | 33 | ns | | <sup>1)</sup> These input timings are valid for asynchronous input signal handling of slave select input, shift clock input, and receive data input (bits DXnCR.DSEN = 0). Data Sheet 93 V2.1, 2011-07 #### **Electrical Parameters** Table 31 USIC SSC Slave Mode Timing for Lower Voltage Range | Parameter | Symbol | | Values | | Unit | Note / | |-----------------------------------------------------------------------------|---------------------------|------|--------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | Select input DX2 setup to first clock input DX1 transmit edge <sup>1)</sup> | t <sub>10</sub> SR | 7 | _ | _ | ns | | | Select input DX2 hold after last clock input DX1 receive edge <sup>1)</sup> | <i>t</i> <sub>11</sub> SR | 7 | - | _ | ns | | | Receive data input setup time to shift clock receive edge <sup>1)</sup> | <i>t</i> <sub>12</sub> SR | 7 | _ | _ | ns | | | Data input DX0 hold time from clock input DX1 receive edge <sup>1)</sup> | <i>t</i> <sub>13</sub> SR | 5 | - | - | ns | | | Data output DOUT valid time | t <sub>14</sub> CC | 8 | _ | 41 | ns | | <sup>1)</sup> These input timings are valid for asynchronous input signal handling of slave select input, shift clock input, and receive data input (bits DXnCR.DSEN = 0). Data Sheet 94 V2.1, 2011-07 Figure 22 USIC - SSC Master/Slave Mode Timing Note: This timing diagram shows a standard configuration where the slave select signal is low-active and the serial clock signal is not shifted and not inverted. #### **Electrical Parameters** ### 4.6.6 Debug Interface Timing The debugger can communicate with the XC233xA either via the 2-pin DAP interface or via the standard JTAG interface. ### Debug via DAP The following parameters are applicable for communication through the DAP debug interface. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply; $C_1$ = 20 pF. Table 32 DAP Interface Timing for Upper Voltage Range | Parameter | Symbol | Symbol Values | | | Unit | Note / | |------------------------------------------------|--------------------|------------------|------|------|------|---------------------| | | | Min. | Тур. | Max. | | Test Condition | | DAP0 clock period | t <sub>11</sub> SR | 25 <sup>1)</sup> | _ | _ | ns | | | DAP0 high time | t <sub>12</sub> SR | 8 | _ | _ | ns | | | DAP0 low time | t <sub>13</sub> SR | 8 | _ | _ | ns | | | DAP0 clock rise time | t <sub>14</sub> SR | - | _ | 4 | ns | | | DAP0 clock fall time | t <sub>15</sub> SR | - | _ | 4 | ns | | | DAP1 setup to DAP0 rising edge | t <sub>16</sub> SR | 6 | _ | _ | ns | pad_type= stan dard | | DAP1 hold after DAP0 rising edge | t <sub>17</sub> SR | 6 | - | _ | ns | pad_type= stan dard | | DAP1 valid per DAP0 clock period <sup>2)</sup> | t <sub>19</sub> CC | 17 | 20 | _ | ns | pad_type= stan dard | <sup>1)</sup> The debug interface cannot operate faster than the overall system, therefore $t_{11} \ge t_{SYS}$ . <sup>2)</sup> The Host has to find a suitable sampling point by analyzing the sync telegram response. Table 33 DAP Interface Timing for Lower Voltage Range | Parameter | Symbol | | Values | S | Unit | Note / | |------------------------------------------------|--------------------|------------------|--------|------|------|---------------------| | | | Min. | Тур. | Max. | | Test Condition | | DAP0 clock period | t <sub>11</sub> SR | 25 <sup>1)</sup> | _ | _ | ns | | | DAP0 high time | t <sub>12</sub> SR | 8 | _ | _ | ns | | | DAP0 low time | t <sub>13</sub> SR | 8 | _ | _ | ns | | | DAP0 clock rise time | t <sub>14</sub> SR | - | _ | 4 | ns | | | DAP0 clock fall time | t <sub>15</sub> SR | - | _ | 4 | ns | | | DAP1 setup to DAP0 rising edge | t <sub>16</sub> SR | 6 | _ | _ | ns | pad_type= stan dard | | DAP1 hold after DAP0 rising edge | t <sub>17</sub> SR | 6 | - | _ | ns | pad_type= stan dard | | DAP1 valid per DAP0 clock period <sup>2)</sup> | t <sub>19</sub> CC | 12 | 17 | - | ns | pad_type= stan dard | <sup>1)</sup> The debug interface cannot operate faster than the overall system, therefore $t_{11} \ge t_{SYS}$ . <sup>2)</sup> The Host has to find a suitable sampling point by analyzing the sync telegram response. Figure 23 Test Clock Timing (DAP0) Data Sheet 97 V2.1, 2011-07 Figure 24 DAP Timing Host to Device Figure 25 DAP Timing Device to Host Note: The transmission timing is determined by the receiving debugger by evaluating the sync-request synchronization pattern telegram. #### **Electrical Parameters** ### **Debug via JTAG** The following parameters are applicable for communication through the JTAG debug interface. The JTAG module is fully compliant with IEEE1149.1-2000. Note: These parameters are not subject to production test but verified by design and/or characterization. Note: Operating Conditions apply; $C_i$ = 20 pF. Table 34 JTAG Interface Timing for Upper Voltage Range | Parameter | Symbol | | Values | | Unit | Note / | |--------------------------------------------------------------------------|--------------------|------------------|--------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | TCK clock period | t <sub>1</sub> SR | 50 <sup>1)</sup> | _ | _ | ns | 2) | | TCK high time | t <sub>2</sub> SR | 16 | _ | _ | ns | | | TCK low time | $t_3$ SR | 16 | _ | _ | ns | | | TCK clock rise time | t <sub>4</sub> SR | _ | _ | 8 | ns | | | TCK clock fall time | t <sub>5</sub> SR | _ | _ | 8 | ns | | | TDI/TMS setup to TCK rising edge | t <sub>6</sub> SR | 6 | - | - | ns | | | TDI/TMS hold after TCK rising edge | t <sub>7</sub> SR | 6 | - | - | ns | | | TDO valid from TCK falling edge (propagation delay) <sup>3)</sup> | t <sub>8</sub> CC | _ | 25 | 29 | ns | | | TDO high impedance to valid output from TCK falling edge <sup>4)3)</sup> | t <sub>9</sub> CC | - | 25 | 29 | ns | | | TDO valid output to high impedance from TCK falling edge <sup>3)</sup> | t <sub>10</sub> CC | _ | 25 | 29 | ns | | | TDO hold after TCK falling edge <sup>3)</sup> | t <sub>18</sub> CC | 5 | _ | _ | ns | | <sup>1)</sup> The debug interface cannot operate faster than the overall system, therefore $t_1 \ge t_{SYS}$ . <sup>2)</sup> Under typical conditions, the interface can operate at transfer rates up to 20 MHz. <sup>3)</sup> The falling edge on TCK is used to generate the TDO timing. <sup>4)</sup> The setup time for TDO is given implicitly by the TCK cycle time. #### **Electrical Parameters** Table 35 JTAG Interface Timing for Lower Voltage Range | Parameter | Symbol | Values | | | Unit | Note / | |--------------------------------------------------------------------------|--------------------|------------------|------|------|------|----------------| | | | Min. | Тур. | Max. | | Test Condition | | TCK clock period | t <sub>1</sub> SR | 50 <sup>1)</sup> | _ | _ | ns | 2) | | TCK high time | t <sub>2</sub> SR | 16 | _ | _ | ns | | | TCK low time | $t_3$ SR | 16 | _ | _ | ns | | | TCK clock rise time | t <sub>4</sub> SR | _ | _ | 8 | ns | | | TCK clock fall time | t <sub>5</sub> SR | _ | _ | 8 | ns | | | TDI/TMS setup to TCK rising edge | t <sub>6</sub> SR | 6 | - | _ | ns | | | TDI/TMS hold after TCK rising edge | t <sub>7</sub> SR | 6 | - | _ | ns | | | TDO valid from TCK falling edge (propagation delay) <sup>3)</sup> | t <sub>8</sub> CC | _ | 32 | 36 | ns | | | TDO high impedance to valid output from TCK falling edge <sup>4)3)</sup> | t <sub>9</sub> CC | _ | 32 | 36 | ns | | | TDO valid output to high impedance from TCK falling edge <sup>3)</sup> | t <sub>10</sub> CC | _ | 32 | 36 | ns | | | TDO hold after TCK falling edge <sup>3)</sup> | t <sub>18</sub> CC | 5 | - | _ | ns | | <sup>1)</sup> The debug interface cannot operate faster than the overall system, therefore $t_1 \ge t_{SYS}$ . <sup>2)</sup> Under typical conditions, the interface can operate at transfer rates up to 20 MHz. <sup>3)</sup> The falling edge on TCK is used to generate the TDO timing. <sup>4)</sup> The setup time for TDO is given implicitly by the TCK cycle time. Figure 26 Test Clock Timing (TCK) Figure 27 JTAG Timing Data Sheet 101 V2.1, 2011-07 ### Package and Reliability # 5 Package and Reliability The XC2000 Family devices use the package type PG-LQFP (Plastic Green - Low Profile Quad Flat Package). The following specifications must be regarded to ensure proper integration of the XC233xA in its target environment. ### 5.1 Packaging These parameters specify the packaging rather than the silicon. Table 36 Package Parameters (PG-LQFP-64-13) | Parameter | Symbol | Lir | nit Values | Unit | Notes | |--------------------|---------------------|------|------------|------|-------------------------------| | | | Min. | Max. | | | | Power Dissipation | $P_{DISS}$ | _ | 1.0 | W | _ | | Thermal resistance | $R_{\Theta \sf JA}$ | _ | 58 | K/W | No thermal via <sup>1)</sup> | | Junction-Ambient | | | 46 | K/W | 4-layer, no pad <sup>2)</sup> | Device mounted on a 2-layer JEDEC board (according to JESD 51-3) or a 4-layer board without thermal vias; exposed pad not soldered. ### **Package Compatibility Considerations** The XC233xA is a member of the XC2000 Family of microcontrollers. It is also compatible to a certain extent with members of similar families or subfamilies. Each package is optimized for the device it houses. Therefore, there may be slight differences between packages of the same pin-count but for different device types. In particular, the size of the Exposed Pad (if present) may vary. If different device types are considered or planned for an application, it must be ensured that the board layout fits all packages under consideration. Data Sheet 102 V2.1, 2011-07 <sup>2)</sup> Device mounted on a 4-layer JEDEC board (according to JESD 51-7) with thermal vias. ### Package and Reliability ### **Package Outlines** Figure 28 PG-LQFP-64-13 (Plastic Green Thin Quad Flat Package) All dimensions in mm. You can find complete information about Infineon packages, packing and marking in our Infineon Internet Page "Packages": http://www.infineon.com/packages ### Package and Reliability #### 5.2 Thermal Considerations When operating the XC233xA in a system, the total heat generated in the chip must be dissipated to the ambient environment to prevent overheating and the resulting thermal damage. The maximum heat that can be dissipated depends on the package and its integration into the target board. The "Thermal resistance $R_{\rm \Theta JA}$ " quantifies these parameters. The power dissipation must be limited so that the average junction temperature does not exceed 125 °C. The difference between junction temperature and ambient temperature is determined by $\Delta T = (P_{INT} + P_{IOSTAT} + P_{IODYN}) \times R_{\Theta,IA}$ The internal power consumption is defined as $P_{\mathsf{INT}} = V_{\mathsf{DDP}} \times I_{\mathsf{DDP}}$ (switching current and leakage current). The static external power consumption caused by the output drivers is defined as $$P_{\text{IOSTAT}} = \Sigma((V_{\text{DDP}} - V_{\text{OH}}) \times I_{\text{OH}}) + \Sigma(V_{\text{OL}} \times I_{\text{OL}})$$ The dynamic external power consumption caused by the output drivers $(P_{\text{IODYN}})$ depends on the capacitive load connected to the respective pins and their switching frequencies. If the total power dissipation for a given system configuration exceeds the defined limit, countermeasures must be taken to ensure proper system operation: - Reduce $V_{\text{DDP}}$ , if possible in the system - Reduce the system frequency - Reduce the number of output pins - Reduce the load on active output drivers ### Package and Reliability # 5.3 Quality Declarations The operation lifetime of the XC233xA depends on the applied temperature profile in the application. For a typical example, please refer to **Table 38**; for other profiles, please contact your Infineon counterpart to calculate the specific lifetime within your application. Table 37 Quality Parameters | Parameter | Symbol | Values | | | Unit | Note / | |--------------------------------------------------------------|------------------------|--------|------|-------|------|---------------------------| | | | Min. | Тур. | Max. | | Test Condition | | Operation lifetime | t <sub>OP</sub> CC | - | _ | 20 | а | See Table 38 and Table 39 | | ESD susceptibility<br>according to Human Body<br>Model (HBM) | V <sub>HBM</sub><br>SR | - | _ | 2 000 | V | EIA/JESD22-<br>A114-B | | Moisture sensitivity level | MSL CC | - | _ | 3 | _ | JEDEC<br>J-STD-020C | Table 38 Typical Usage Temperature Profile | Operating Time (Sum = 20 years) | Operating Temperat. | Notes | |---------------------------------|------------------------------------------------|------------------| | 1 200 h | $T_{\rm J} = 150 {\rm ^{\circ}C}$ | Normal operation | | 3 600 h | $T_{\rm J} = 125 {\rm ^{\circ}C}$ | Normal operation | | 7 200 h | $T_{\rm J} = 110^{\rm o}{\rm C}$ | Normal operation | | 12 000 h | $T_{\rm J} = 100 {\rm ^{\circ}C}$ | Normal operation | | 7 × 21 600 h | $T_{\rm J} = 010^{\circ} \text{C},,$<br>6070°C | Power reduction | Table 39 Long Time Storage Temperature Profile | Operating Time (Sum = 20 years) | Operating Temperat. | Notes | |---------------------------------|----------------------------------|------------------| | 2 000 h | T <sub>J</sub> = 150°C | Normal operation | | 16 000 h | T <sub>J</sub> = 125°C | Normal operation | | 6 000 h | $T_{\rm J} = 110^{\rm o}{\rm C}$ | Normal operation | | 151 200 h | <i>T</i> <sub>J</sub> ≤ 150°C | No operation | Data Sheet 105 V2.1, 2011-07 www.infineon.com Published by Infineon Technologies AG