## LPC81xM # 32-bit ARM® Cortex®-M0+ microcontroller; up to 16 kB flash and 4 kB SRAM Rev. 4.7 — 19 March 2021 **Product data sheet** ## 1. General description The LPC81xM are an ARM Cortex-M0+ based, low-cost 32-bit MCU family operating at CPU frequencies of up to 30 MHz. The LPC81xM support up to 16 kB of flash memory and 4 kB of SRAM. The peripheral complement of the LPC81xM includes a CRC engine, one I<sup>2</sup>C-bus interface, up to three USARTs, up to two SPI interfaces, one multi-rate timer, self wake-up timer, and state-configurable timer, one comparator, function-configurable I/O ports through a switch matrix, an input pattern match engine, and up to 18 general-purpose I/O pins. ## 2. Features and benefits - System: - ◆ ARM Cortex-M0+ processor, running at frequencies of up to 30 MHz with single-cycle multiplier and fast single-cycle I/O port. - ◆ ARM Cortex-M0+ built-in Nested Vectored Interrupt Controller (NVIC). - System tick timer. - Serial Wire Debug (SWD) and JTAG boundary scan modes supported. - Micro Trace Buffer (MTB) supported. - Memory: - Up to 16 kB on-chip flash programming memory with 64 Byte page write and erase. - Up to 4 kB SRAM. - ROM API support: - Boot loader. - USART drivers. - I2C drivers. - Power profiles. - ◆ Flash In-Application Programming (IAP) and In-System Programming (ISP). - Digital peripherals: - High-speed GPIO interface connected to the ARM Cortex-M0+ IO bus with up to 18 General-Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors, programmable open-drain mode, input inverter, and glitch filter. - High-current source output driver (20 mA) on four pins. - ◆ High-current sink driver (20 mA) on two true open-drain pins. - GPIO interrupt generation capability with boolean pattern-matching feature on eight GPIO inputs. - Switch matrix for flexible configuration of each I/O pin function. - ◆ State Configurable Timer/PWM (SCTimer/PWM) with input and output functions (including capture and match) assigned to pins through the switch matrix. - Multiple-channel multi-rate timer (MRT) for repetitive interrupt generation at up to four programmable, fixed rates. - Self Wake-up Timer (WKT) clocked from either the IRC or a low-power, low-frequency internal oscillator. - CRC engine. - Windowed Watchdog timer (WWDT). - Analog peripherals: - Comparator with internal and external voltage references with pin functions assigned or enabled through the switch matrix. - Serial interfaces: - Three USART interfaces with pin functions assigned through the switch matrix. - ◆ Two SPI controllers with pin functions assigned through the switch matrix. - ◆ One I<sup>2</sup>C-bus interface with pin functions assigned through the switch matrix. - Clock generation: - ◆ 12 MHz internal RC oscillator trimmed to 1.5 % accuracy that can optionally be used as a system clock. - Crystal oscillator with an operating range of 1 MHz to 25 MHz. - ◆ Programmable watchdog oscillator with a frequency range of 9.4 kHz to 2.3 MHz. - 10 kHz low-power oscillator for the WKT. - PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator, the external clock input CLKIN, or the internal RC oscillator. - Clock output function with divider that can reflect the crystal oscillator, the main clock, the IRC, or the watchdog oscillator. - Power control: - ◆ Integrated PMU (Power Management Unit) to minimize power consumption. - ◆ Reduced power modes: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. - Wake-up from Deep-sleep and Power-down modes on activity on USART, SPI, and I2C peripherals. - Timer-controlled self wake-up from Deep power-down mode. - Power-On Reset (POR). - Brownout detect. - Unique device serial number for identification. - Single power supply. - Operating temperature range –40 °C to 105 °C except for the DIP8 package, which is available for a temperature range of –40 °C to 85 °C. - Available as DIP8, TSSOP16, SO20, TSSOP20, and XSON16 package. ## 3. Applications - 8/16-bit applications - Consumer - Climate control - Lighting - Motor control - Fire and security applications ## 4. Ordering information Table 1. Ordering information | Type number | Package | | | | | | | | | |-----------------|---------|--------------------------------------------------------------------------------------------------------------|-----------|--|--|--|--|--|--| | | Name | Description | Version | | | | | | | | LPC810M021FN8 | DIP8 | plastic dual in-line package; 8 leads (300 mil) | SOT097-2 | | | | | | | | LPC811M001JDH16 | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 | | | | | | | | LPC812M101JDH16 | TSSOP16 | plastic thin shrink small outline package; 16 leads; body width 4.4 mm | SOT403-1 | | | | | | | | LPC812M101JD20 | SO20 | plastic small outline package; 20 leads; body width 7.5 mm | SOT163-1 | | | | | | | | LPC812M101JDH20 | TSSOP20 | plastic thin shrink small outline package; 20 leads; body width 4.4 mm | SOT360-1 | | | | | | | | LPC812M101JTB16 | XSON16 | plastic extremely thin small outline package; no leads; 16 terminals; body $2.5\times3.2\times0.5~\text{mm}$ | SOT1341-1 | | | | | | | ## 4.1 Ordering options Table 2. Ordering options | Type number | Flash/kB | SRAM/kB | USART | I <sup>2</sup> C-bus | SPI | Comparator | GPIO | Package | |-----------------|----------|---------|-------|----------------------|-----|------------|------|---------| | LPC810M021FN8 | 4 | 1 | 2 | 1 | 1 | 1 | 6 | DIP8 | | LPC811M001JDH16 | 8 | 2 | 2 | 1 | 1 | 1 | 14 | TSSOP16 | | LPC812M101JDH16 | 16 | 4 | 3 | 1 | 2 | 1 | 14 | TSSOP16 | | LPC812M101JD20 | 16 | 4 | 2 | 1 | 1 | 1 | 18 | SO20 | | LPC812M101JDH20 | 16 | 4 | 3 | 1 | 2 | 1 | 18 | TSSOP20 | | LPC812M101JTB16 | 16 | 4 | 3 | 1 | 2 | 1 | 14 | XSON16 | ## 5. Marking The LPC81xM devices typically have the following top-side marking: LPC81x XXXXX XXXXXXX xxYWWxR[x] The last two letters in the last line (field 'xR') identify the boot code version and device revision. Table 3. Device revision table | Revision identifier (xR) | Revision description | |--------------------------|-----------------------------------------------------| | '1A' | Initial device revision with boot code version 13.1 | | '2A' | Device revision with boot code version 13.2 | | '4C' | Device revision with boot code version 13.4 | Field 'Y' states the year the device was manufactured. Field 'WW' states the week the device was manufactured during that year. Remark: On the TSSOP16 package, the last line includes only the date code xxYWW. ## 6. Block diagram ## 7. Pinning information ## 7.1 Pinning 7 of 78 ## 7.2 Pin description The pin description consists of two parts showing pin functions that are fixed to a certain package pin (see <u>Table 4</u>) and showing pin functions that can be assigned to any pin on the package through the switch matrix (see <u>Table 5</u>). The pin description table in <u>Table 4</u> shows the pin functions that are fixed to specific pins on each package. These <u>fixed-pin</u> functions are selectable between GPIO and the comparator inputs, SWD, RESET, and the XTAL pins. By default, the GPIO function is selected except on pins PIO0\_2, PIO0\_3, and PIO0\_5. JTAG functions are available in boundary scan mode only. <u>Table 5</u> shows the the I2C, USART, SPI, and SCT pin functions, which can be assigned through the switch matrix to any pin that is not power or ground in place of the pin's fixed functions. The following exceptions apply: For full I2C-bus compatibility, assign the I2C functions to the open-drain pins PIO0\_11 and PIO0\_10. Do not assign more than one output to any pin. However, more than one input can be assigned to a pin. Once any function is assigned to a pin, the pin's GPIO functionality is disabled. Pin PIOO\_4 triggers a wake-up from Deep power-down mode. If you need to wake up from Deep power-down mode via an external pin, do not assign any movable function to this pin. The JTAG functions TDO, TDI, TCK, TMS, and TRST are selected on pins PIO0\_0 to PIO0\_4 by hardware when the part is in boundary scan mode. Table 4. Pin description table (fixed pins) | Symbol | SO20/<br>TSSOP20 | TSSOP16 | XSON16 | DIP8 | | Туре | Reset<br>state<br>[1] | Description | |------------------------------|------------------|---------|--------|------|------------|------|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIO0_0/ACMP_I1/ | 19 | 16 | 16 | 8 | <u>[5]</u> | I/O | I; PU | PIO0_0 — General purpose digital input/output port 0 pin 0. | | TDO | | | | | | | | In ISP mode, this is the USART0 receive pin U0_RXD. In boundary scan mode: TDO (Test Data Out). | | | | | | | | Al | - | ACMP_I1 — Analog comparator input 1. | | PIO0_1/ACMP_I2/<br>CLKIN/TDI | 12 | 9 | 9 | 5 | <u>[5]</u> | I/O | I; PU | PIO0_1 — General purpose digital input/output pin. In boundary scan mode: TDI (Test Data In). | | | | | | | | | | ISP entry pin on chip versions 1A and 2A and on the DIP8 package (see <u>Table 6</u> ). For these chip versions and packages, a LOW level on this pin during reset starts the ISP command handler. | | | | | | | | | | See PIO0_12 for all other packages. | | | | | | | | Al | - | ACMP_I2 — Analog comparator input 2. | | | | | | | | I | - | CLKIN — External clock input. | Table 4. Pin description table (fixed pins) | Sumbal | | | , | J= | -, | T | Deset | Description | |----------------------|------------------|---------|--------|------|------------|------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | SO20/<br>TSSOP20 | TSSOP16 | XSON16 | DIP8 | | Type | state<br>[1] | Description | | SWDIO/PIO0_2/TMS | 7 | 6 | 6 | 4 | [2] | I/O | I; PU | <b>SWDIO</b> — Serial Wire Debug I/O. SWDIO is enabled by default on this pin. In boundary scan mode: TMS (Test Mode Select). | | | | | | | | I/O | - | PIO0_2 — General purpose digital input/output pin. | | SWCLK/PIO0_3/<br>TCK | 6 | 5 | 5 | 3 | [2] | I/O | I; PU | <b>SWCLK</b> — Serial Wire Clock. SWCLK is enabled by default on this pin. In boundary scan mode: TCK (Test Clock). | | | | | | | | I/O | - | PIO0_3 — General purpose digital input/output pin. | | PIO0_4/WAKEUP/ | 5 | 4 | 4 | 2 | [6] | I/O | I; PU | PIO0_4 — General purpose digital input/output pin. | | TRST | | | | | | | | In ISP mode, this is the USART0 transmit pin U0_TXD. In boundary scan mode: TRST (Test Reset). | | | | | | | | | | This pin triggers a wake-up from Deep power-down mode. If you need to wake up from Deep power-down mode via an external pin, do not assign any movable function to this pin. This pin should be pulled HIGH externally before entering Deep power-down mode. A LOW-going pulse as short as 50 ns causes the chip to exit Deep power-down mode and wakes up the part. | | RESET/PIO0_5 | 4 | 3 | 3 | 1 | [4] | I/O | I; PU | <b>RESET</b> — External reset input: A LOW-going pulse as short as 50 ns on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. | | | | | | | | | | In deep power-down mode, this pin must be pulled HIGH externally. The RESET pin can be left unconnected or be used as a GPIO or for any movable function if an external RESET function is not needed and the Deep power-down mode is not used. | | | | | | | | I | - | PIO0_5 — General purpose digital input/output pin. | | PIO0_6/VDDCMP | 18 | 15 | 15 | - | [9] | I/O | I; PU | PIO0_6 — General purpose digital input/output pin. | | | | | | | | Al | - | <b>VDDCMP</b> — Alternate reference voltage for the analog comparator. | | PIO0_7 | 17 | 14 | 14 | - | [2] | I/O | I; PU | PIO0_7 — General purpose digital input/output pin. | | PIO0_8/XTALIN | 14 | 11 | 11 | - | [8] | I/O | I; PU | PIO0_8 — General purpose digital input/output pin. | | | | | | | | I | - | <b>XTALIN</b> — Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.95 V. | | PIO0_9/XTALOUT | 13 | 10 | 10 | - | [8] | I/O | I; PU | PIO0_9 — General purpose digital input/output pin. | | | | | | | | 0 | - | XTALOUT — Output from the oscillator circuit. | | PIO0_10 | 9 | 8 | 8 | - | [3] | I | IA | <b>PIO0_10</b> — General purpose digital input/output pin. Assign I2C functions to this pin when true open-drain pins are needed for a signal compliant with the full I2C specification. | | PIO0_11 | 8 | 7 | 7 | - | <u>[3]</u> | I | IA | <b>PIO0_11</b> — General purpose digital input/output pin. Assign I2C functions to this pin when true open-drain pins are needed for a signal compliant with the full I2C specification. | Table 4. Pin description table (fixed pins) | Symbol | SO20/<br>TSSOP20 | TSSOP16 | XSON16 | DIP8 | | Туре | Reset state | Description | |-----------------|------------------|---------|--------|------|-----|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIO0_12 | 3 | 2 | 2 | - | [2] | I/O | I; PU | PIO0_12 — General purpose digital input/output pin. ISP entry pin on the SO20/TSSOP20/TSSOP16/XSON16 packages starting with chip version 4C (see <a href="Table 6">Table 6</a> ). A LOW level on this pin during reset starts the ISP command handler. | | | | | | | | | | See pin PIO0_1 for the DIP8 package and chip versions 1A and 2A. | | PIO0_13 | 2 | 1 | 1 | - | [2] | I/O | I; PU | PIO0_13 — General purpose digital input/output pin. | | PIO0_14 | 20 | - | - | - | [7] | I/O | I; PU | PIO0_14 — General purpose digital input/output pin. | | PIO0_15 | 11 | - | - | - | [7] | I/O | I; PU | PIO0_15 — General purpose digital input/output pin. | | PIO0_16 | 10 | - | - | - | [7] | I/O | I; PU | PIO0_16 — General purpose digital input/output pin. | | PIO0_17 | 1 | - | - | - | [7] | I/O | I; PU | PIO0_17 — General purpose digital input/output pin. | | $V_{DD}$ | 15 | 12 | 12 | 6 | | - | - | 3.3 V supply voltage. | | V <sub>SS</sub> | 16 | 13 | 13 | 7 | | - | - | Ground. | - [1] Pin state at reset for default function: I = Input; AI = Analog Input; O = Output; PU = internal pull-up enabled (pins pulled up to full V<sub>DD</sub> level); IA = inactive, no pull-up/down enabled. - [2] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis; includes high-current output driver. - [3] True open-drain pin. I<sup>2</sup>C-bus pins compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode, I<sup>2</sup>C Fast-mode, and I<sup>2</sup>C Fast-mode Plus. Do not use this pad for high-speed applications such as SPI or USART. The pin requires an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I<sup>2</sup>C lines. Open-drain configuration applies to all functions on this pin. - Remark: If this pin is not available on the package, prevent it from internally floating as follows: Set bits 10 and 11 in the GPIO DIR0 register to 1 to enable the output driver and write 1 to bits 10 and 11 in the GPIO CLR0 register to drive the outputs LOW internally. - [4] See Figure 11 for the reset pad configuration. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode. - [5] 5 V tolerant pin providing standard digital I/O functions with configurable modes, configurable hysteresis, and analog input. When configured as an analog input, the digital section of the pin is disabled, and the pin is not 5 V tolerant. - [6] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis. In Deep power-down mode, pulling this pin LOW wakes up the chip. The wake-up pin function can be disabled and the pin can be used for other purposes, if the WKT low power oscillator is enabled for waking up the part from Deep power-down mode. - [7] 5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis. - [8] 5 V tolerant pin providing standard digital I/O functions with configurable modes, configurable hysteresis, and analog I/O for the system oscillator. When configured as an analog I/O, the digital section of the pin is disabled, and the pin is not 5 V tolerant. - [9] The digital part of this pin is 3 V tolerant pin due to special analog functionality. Pin provides standard digital I/O functions with configurable modes, configurable hysteresis, and an analog input. When configured as an analog input, the digital section of the pin is disabled. Table 5. Movable functions (assign to pins PIO0\_0 to PIO\_17 through switch matrix) | Function name | Туре | Description | |---------------|------|------------------------------------| | U0_TXD | 0 | Transmitter output for USART0. | | U0_RXD | I | Receiver input for USART0. | | U0_RTS | 0 | Request To Send output for USART0. | | U0_CTS | I | Clear To Send input for USART0. | Table 5. Movable functions (assign to pins PIO0\_0 to PIO\_17 through switch matrix) | Function name | Туре | Description | |---------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | ~ - | <u> </u> | | U0_SCLK | 1/0 | Serial clock input/output for USART0 in synchronous mode. | | U1_TXD | 0 | Transmitter output for USART1. | | U1_RXD | l | Receiver input for USART1. | | U1_RTS | 0 | Request To Send output for USART1. | | U1_CTS | I | Clear To Send input for USART1. | | U1_SCLK | I/O | Serial clock input/output for USART1 in synchronous mode. | | U2_TXD | 0 | Transmitter output for USART2. | | U2_RXD | I | Receiver input for USART2. | | U2_RTS | 0 | Request To Send output for USART2. | | U2_CTS | I | Clear To Send input for USART2. | | U2_SCLK | I/O | Serial clock input/output for USART2 in synchronous mode. | | SPI0_SCK | I/O | Serial clock for SPI0. | | SPI0_MOSI | I/O | Master Out Slave In for SPI0. | | SPI0_MISO | I/O | Master In Slave Out for SPI0. | | SPI0_SSEL | I/O | Slave select for SPI0. | | SPI1_SCK | I/O | Serial clock for SPI1. | | SPI1_MOSI | I/O | Master Out Slave In for SPI1. | | SPI1_MISO | I/O | Master In Slave Out for SPI1. | | SPI1_SSEL | I/O | Slave select for SPI1. | | CTIN_0 | I | SCT input 0. | | CTIN_1 | I | SCT input 1. | | CTIN_2 | I | SCT input 2. | | CTIN_3 | I | SCT input 3. | | CTOUT_0 | 0 | SCT output 0. | | CTOUT_1 | 0 | SCT output 1. | | CTOUT_2 | 0 | SCT output 2. | | CTOUT_3 | 0 | SCT output 3. | | I2C0_SCL | I/O | I <sup>2</sup> C-bus clock input/output (open-drain if assigned to pin PIO0_10). High-current sink only if assigned to PIO0_10 and if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register. | | I2C0_SDA | I/O | I <sup>2</sup> C-bus data input/output (open-drain if assigned to pin PIO0_11). High-current sink only if assigned to pin PIO0_11 and if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register. | | ACMP_O | 0 | Analog comparator digital output. | | CLKOUT | 0 | Clock output. | | GPIO_INT_BMAT | 0 | Output of the pattern match engine. | | 1 | | 1 | Table 6. Pin location in ISP mode | ISP entry pin | USART RXD | USART TXD | Marking | Boot loader version | Package | |---------------|-----------|-----------|--------------|---------------------|--------------------------------------------| | PIO0_1 | PIO0_0 | PIO0_4 | 1A | v 13.1 | TSSOP20; SO20;<br>TSSOP16; DIP8;<br>XSON16 | | PIO0_1 | PIO0_0 | PIO0_4 | 2A | v 13.2 | TSSOP20; SO20;<br>TSSOP16; DIP8;<br>XSON16 | | PIO0_1 | PIO0_0 | PIO0_4 | 4C and later | v 13.4 and<br>later | DIP8 | | PIO0_12 | PIO0_0 | PIO0_4 | 4C and later | v 13.4 and<br>later | TSSOP20; SO20;<br>TSSOP16;<br>XSON16 | ## 8. Functional description ### 8.1 ARM Cortex-M0+ core The ARM Cortex-M0+ core runs at an operating frequency of up to 30 MHz using a two-stage pipeline. Integrated in the core are the NVIC and Serial Wire Debug with four breakpoints and two watchpoints. The ARM Cortex-M0+ core supports a single-cycle I/O enabled port for fast GPIO access. The core includes a single-cycle multiplier and a system tick timer. ## 8.2 On-chip flash program memory The LPC81xM contain up to 16 kB of on-chip flash program memory. The flash memory supports a 64 Byte page size with page write and erase. ## 8.3 On-chip SRAM The LPC81xM contain a total of up to 4 kB on-chip static RAM data memory. ## 8.4 On-chip ROM The 8 kB on-chip ROM contains the boot loader and the following Application Programming Interfaces (API): - In-System Programming (ISP) and In-Application Programming (IAP) support for flash programming - · Power profiles for configuring power consumption and PLL settings - USART driver API routines - I<sup>2</sup>C-bus driver API routines ## 8.5 Nested Vectored Interrupt Controller (NVIC) The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0+. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts. ### 8.5.1 Features - Controls system exceptions and peripheral interrupts. - On the LPC81xM, the NVIC supports 32 vectored interrupts including up to 8 external interrupt inputs selectable from all GPIO pins. - Four programmable interrupt priority levels with hardware priority level masking. - Software interrupt generation using the ARM exceptions SVCall and PendSV. - Relocatable interrupt vector table using vector table offset register. ## 8.5.2 Interrupt sources Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source. NXP Semiconductors LPC81xM #### 32-bit ARM Cortex-M0+ microcontroller Up to eight pins, regardless of the selected function, can be programmed to generate an interrupt on a level, a rising or falling edge, or both. The interrupt generating pins can be selected from all digital or mixed digital/analog pins. The pin interrupt/pattern match block controls the edge or level detection mechanism. ## 8.6 System tick timer The ARM Cortex-M0+ includes a 24-bit system tick timer (SysTick) that is intended to generate a dedicated SysTick exception at a fixed time interval (typically 10 ms). ## 8.7 Memory map The LPC81xM incorporates several distinct memory regions. <u>Figure 7</u> shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping. The ARM private peripheral bus includes the ARM core registers for controlling the NVIC, the system tick timer (SysTick), and the reduced power modes. 14 of 78 NXP Semiconductors LPC81xM ## 8.8 I/O configuration The IOCON block controls the configuration of the I/O pins. Each digital or mixed digital/analog pin with the PIO0\_n designator (except the true open-drain pins PIO0\_10 and PIO0\_11) in Table 4 can be configured as follows: - Enable or disable the weak internal pull-up and pull-down resistors. - Select a pseudo open-drain mode. The input cannot be pulled up above V<sub>DD</sub>. This pin is not 5 V tolerant when V<sub>DD</sub> = 0. - Program the input glitch filter with different filter constants using one of the IOCON divided clock signals (IOCONCLKCDIV, see <u>Figure 10 "LPC81xM clock generation"</u>). You can also bypass the glitch filter. - Invert the input signal. - · Hysteresis can be enabled or disabled. - For pins PIO0\_10 and PIO0\_11, select the I2C-mode and output driver for standard digital operation, for I2C standard and fast modes, or for I2C Fast mode+. - On mixed digital/analog pins, enable the analog input mode. Enabling the analog mode disconnects the digital functionality. **Remark:** The functionality of each I/O pin is flexible and is determined entirely through the switch matrix. See Section 8.9 for details. ## 8.8.1 Standard I/O pad configuration Figure 8 shows the possible pin modes for standard I/O pins with analog input function: - · Digital output driver with configurable open-drain output - · Digital input: Weak pull-up resistor (PMOS device) enabled/disabled - Digital input: Weak pull-down resistor (NMOS device) enabled/disabled - · Digital input: Repeater mode enabled/disabled - · Digital input: Input glitch filter selectable on all pins - Analog input ## 8.9 Switch Matrix (SWM) The switch matrix controls the function of each digital or mixed analog/digital pin in a highly flexible way by allowing to connect many functions like the USART, SPI, SCT, and I2C functions to any pin that is not power or ground. These functions are called movable functions and are listed in Table 5. Functions that need specialized pads like the oscillator pins XTALIN and XTALOUT can be enabled or disabled through the switch matrix. These functions are called fixed-pin functions and cannot move to other pins. The fixed-pin functions are listed in <a href="Table 4">Table 4</a>. If a fixed-pin function is disabled, any other movable function can be assigned to this pin. ## 8.10 Fast General-Purpose parallel I/O (GPIO) Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation. LPC81xM use accelerated GPIO functions: GPIO registers are located on the ARM Cortex M0+ IO bus for fastest possible single-cycle I/O timing, allowing GPIO toggling with rates of up to 15 MHz. - An entire port value can be written in one instruction. - Mask, set, and clear operations are supported for the entire port. All GPIO port pins are fixed-pin functions that are enabled or disabled on the pins by the switch matrix. Therefore each GPIO port pin is assigned to one specific pin and cannot be moved to another pin. Except for pins SWDIO/PIO0\_2, SWCLK/PIO0\_3, and RESET/PIO0\_5, the switch matrix enables the GPIO port pin function by default. #### 8.10.1 Features - Bit level port registers allow a single instruction to set and clear any number of bits in one write operation. - Direction control of individual bits. - All I/O default to inputs with internal pull-up resistors enabled after reset except for the I<sup>2</sup>C-bus true open-drain pins PIO0\_2 and PIO0\_3. - Pull-up/pull-down configuration, repeater, and open-drain modes can be programmed through the IOCON block for each GPIO pin (see <u>Figure 8</u>). • ## 8.11 Pin interrupt/pattern match engine The pin interrupt block configures up to eight pins from all digital pins for providing eight external interrupts connected to the NVIC. The pattern match engine can be used, in conjunction with software, to create complex state machines based on pin inputs. Any digital pin, independently of the function selected through the switch matrix, can be configured through the SYSCON block as input to the pin interrupt or pattern match engine. The registers that control the pin interrupt or pattern match engine are located on the IO+ bus for fast single-cycle access. #### **8.11.1 Features** - Pin interrupts - Up to eight pins can be selected from all digital pins as edge- or level-sensitive interrupt requests. Each request creates a separate interrupt in the NVIC. - Edge-sensitive interrupt pins can interrupt on rising or falling edges or both. - Level-sensitive interrupt pins can be HIGH- or LOW-active. - Pin interrupts can wake up the LPC81xM from sleep mode, deep-sleep mode, and power-down mode. - · Pin interrupt pattern match engine - Up to eight pins can be selected from all digital pins to contribute to a boolean expression. The boolean expression consists of specified levels and/or transitions on various combinations of these pins. - Each minterm (product term) comprising the specified boolean expression can generate its own, dedicated interrupt request. - Any occurrence of a pattern match can be programmed to also generate an RXEV notification to the ARM CPU. The RXEV signal can be connected to a pin. - The pattern match engine does not facilitate wake-up. #### 8.12 USART0/1/2 **Remark:** USART0 and USART1 are available on all LPC800 parts. USART2 is available on parts LPC812M101JTB16, LPC812M101JDH16, and LPC812M101JDH20 only. All USART functions are movable functions and are assigned to pins through the switch matrix. #### 8.12.1 Features - Maximum bit rates of 1.875 Mbit/s in asynchronous mode and 10 Mbit/s in synchronous mode for USART functions connected to all digital pins except PIO0\_10 and PIO0\_11. - 7, 8, or 9 data bits and 1 or 2 stop bits - Synchronous mode with master or slave operation. Includes data phase selection and continuous clock option. - Multiprocessor/multidrop (9-bit) mode with software address compare. (RS-485 possible with software address detection and transceiver direction control.) - Parity generation and checking: odd, even, or none. - · One transmit and one receive data buffer. - RTS/CTS for hardware signaling for automatic flow control. Software flow control can be performed using Delta CTS detect, Transmit Disable control, and any GPIO as an RTS output. - · Received data and status can optionally be read from a single register - Break generation and detection. - Receive data is 2 of 3 sample "voting". Status flag set when one sample differs. - · Built-in Baud Rate Generator. - A fractional rate divider is shared among all UARTs. - Interrupts available for Receiver Ready, Transmitter Ready, Receiver Idle, change in receiver break detect, Framing error, Parity error, Overrun, Underrun, Delta CTS detect, and receiver sample noise detected. - Separate data and flow control loopback modes for testing. - Supported by on-chip ROM API. #### 8.13 SPI0/1 **Remark:** SPI0 is available on all LPC800 parts. SPI1 is available on parts LPC812M101JDH16 and LPC812M101JDH20 only. All SPI functions are movable functions and are assigned to pins through the switch matrix. #### **8.13.1** Features Maximum data rates of 30 Mbit/s in master mode and 25 Mbit/s in slave mode for SPI functions connected to all digital pins except PIO0\_10 and PIO0\_11. - Data frames of 1 to 16 bits supported directly. Larger frames supported by software. - Master and slave operation. - Data can be transmitted to a slave without the need to read incoming data. This can be useful while setting up an SPI memory. - Control information can optionally be written along with data. This allows very versatile operation, including "any length" frames. - One Slave Select input/output with selectable polarity and flexible usage. **Remark:** Texas Instruments SSI and National Microwire modes are not supported. ### 8.14 I2C-bus interface The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a serial clock line (SCL) and a serial data line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it. The I2C-bus functions are movable functions and can be assigned through the switch matrix to any pin. However, only the true open-drain PIO0\_10 and PIO0\_11 provide the electrical characteristics to support the full I2C-bus specification (see <u>Ref. 1</u>). ### 8.14.1 Features - Supports standard and fast mode with data rates of up to 400 kbit/s. - · Independent Master, Slave, and Monitor functions. - Supports both Multi-master and Multi-master with Slave functions. - Multiple I<sup>2</sup>C slave addresses supported in hardware. - One slave address can be selectively qualified with a bit mask or an address range in order to respond to multiple I<sup>2</sup>C bus addresses. - 10-bit addressing supported with software assist. - · Supports SMBus. - Supported by on-chip ROM API. - If the I2C functions are connected to the true open-drain pins (PIO0\_10 and PIO0\_11), the I2C supports the full I2C-bus specification: - Fail-safe operation: When the power to an I<sup>2</sup>C-bus device is switched off, the SDA and SCL pins connected to the I<sup>2</sup>C-bus are floating and do not disturb the bus. - Supports Fast-mode Plus with bit rates up to 1 Mbit/s. ## 8.15 State-Configurable Timer/PWM (SCTimer/PWM) The state configurable timer (SCTimer/PWM or SCT) can perform basic 16-bit and 32-bit timer/counter functions with match outputs and external and internal capture inputs. In addition, the SCTimer/PWM can employ up to two different programmable states, which can change under the control of events, to provide complex timing patterns. All inputs and outputs of the SCTimer/PWM are movable functions and are assigned to pins through the switch matrix. #### **8.15.1** Features - Two 16-bit counters or one 32-bit counter. - · Counters clocked by bus clock or selected input. - Up counters or up-down counters. - State variable allows sequencing across multiple counter cycles. - The following conditions define an event: a counter match condition, an input (or output) condition, a combination of a match and/or and input/output condition in a specified state, and the count direction. - Events control outputs, interrupts, and the SCT states. - Match register 0 can be used as an automatic limit. - In bi-directional mode, events can be enabled based on the count direction. - Match events can be held until another qualifying event occurs. - · Selected events can limit, halt, start, or stop a counter. - Supports: - 4 inputs - 4 outputs - 5 match/capture registers - 6 events - 2 states ## 8.16 Multi-Rate Timer (MRT) The Multi-Rate Timer (MRT) provides a repetitive interrupt timer with four channels. Each channel can be programmed with an independent time interval, and each channel operates independently from the other channels. #### 8.16.1 Features - 31-bit interrupt timer - Four channels independently counting down from individually set values - · Bus stall, repeat and one-shot interrupt modes ## 8.17 Windowed WatchDog Timer (WWDT) The watchdog timer resets the controller if software fails to periodically service it within a programmable time window. #### **8.17.1** Features - Internally resets chip if not periodically reloaded during the programmable time-out period. - Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable. - Optional warning interrupt can be generated at a programmable time prior to watchdog time-out. - Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled. - Incorrect feed sequence causes reset or interrupt if enabled. - Flag to indicate watchdog reset. - Programmable 24-bit timer with internal prescaler. - Selectable time period from $(T_{cy(WDCLK)} \times 256 \times 4)$ to $(T_{cy(WDCLK)} \times 2^{24} \times 4)$ in multiples of $T_{cv(WDCLK)} \times 4$ . - The Watchdog Clock (WDCLK)is generated by a the dedicated watchdog oscillator (WDOSC). ## 8.18 Self Wake-up Timer (WKT) The self wake-up timer is a 32-bit, loadable down-counter. Writing any non-zero value to this timer automatically enables the counter and launches a count-down sequence. When the counter is used as a wake-up timer, this write can occur just prior to entering a reduced power mode. ### 8.18.1 Features - 32-bit loadable down-counter. Counter starts automatically when a count value is loaded. Time-out generates an interrupt/wake up request. - The WKT resides in a separate, always-on power domain. - The WKT supports two clock sources: the low-power oscillator and the IRC. The low-power oscillator is located in the always-on power domain, so it can be used as the clock source in Deep power-down mode. - The WKT can be used for waking up the part from any reduced power mode, including Deep power-down mode, or for general-purpose timing. ## 8.19 Analog comparator (ACMP) The analog comparator with selectable hysteresis can compare voltage levels on external pins and internal voltages. After power-up and after switching the input channels of the comparator, the output of the voltage ladder must be allowed to settle to its stable value before it can be used as a comparator reference input. Settling times are given in <u>Table 23</u>. The analog comparator output is a movable function and is assigned to a pin through the switch matrix. The comparator inputs and the voltage reference are enabled or disabled on pins PIO0\_0 and PIO0\_1 through the switch matrix. #### 8.19.1 Features - Selectable 0 mV, 10 mV ( $\pm$ 5 mV), and 20 mV ( $\pm$ 10 mV), 40 mV ( $\pm$ 20 mV) input hysteresis. - Two selectable external voltages (V<sub>DD</sub> or VDDCMP on pin PIO0\_6); fully configurable on either positive or negative input channel. - Internal voltage reference from band gap selectable on either positive or negative input channel. - 32-stage voltage ladder with the internal reference voltage selectable on either the positive or the negative input channel. - Voltage ladder source voltage is selectable from an external pin or the main 3.3 V supply voltage rail. - Voltage ladder can be separately powered down for applications only requiring the comparator function. - Interrupt output is connected to NVIC. - Comparator level output is connected to output pin ACMP\_O. - The comparator output can be routed internally to the SCT input through the switch matrix. ## 8.20 Clocking and power control #### 8.20.1 Crystal and internal oscillators The LPC81xM include four independent oscillators: - 1. The crystal oscillator (SysOsc) operating at frequencies between 1 MHz and 25 MHz. - 2. The internal RC Oscillator (IRC) with a fixed frequency of 12 MHz, trimmed to 1% accuracy. - 3. The internal low-power, low-frequency Oscillator with a nominal frequency of 10 kHz with 40% accuracy for use with the self wake-up timer. - 4. The dedicated Watchdog Oscillator (WDOsc) with a programmable nominal frequency between 9.4 kHz and 2.3 MHz with 40% accuracy. LPC81XM Each oscillator, except the low-frequency oscillator, can be used for more than one purpose as required in a particular application. Following reset, the LPC81xM will operate from the IRC until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency. See Figure 10 for an overview of the LPC81xM clock generation. ## 8.20.1.1 Internal RC Oscillator (IRC) The IRC may be used as the clock source for the WWDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1.5 % accuracy over the entire voltage and temperature range. The IRC can be used as a clock source for the CPU with or without using the PLL. The IRC frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL. Upon power-up or any chip reset, the LPC81xM use the IRC as the clock source. Software may later switch to one of the other available clock sources. ### 8.20.1.2 Crystal Oscillator (SysOsc) The crystal oscillator can be used as the clock source for the CPU, with or without using the PLL. The SysOsc operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL. #### 8.20.1.3 Internal Low-power Oscillator and Watchdog Oscillator (WDOsc) The nominal frequency of the WDOsc is programmable between 9.4 kHz and 2.3 MHz. The frequency spread over silicon process variations is $\pm$ 40%. The WDOsc is a dedicated oscillator for the windowed WWDT. The internal low-power 10 kHz ( $\pm$ 40% accuracy) oscillator serves a the clock input to the WKT. This oscillator can be configured to run in all low power modes. ## 8.20.2 Clock input An external clock source can be supplied on the selected CLKIN pin. When selecting a clock signal for the CLKIN pin, follow the specifications for digital I/O pins in <u>Table 9 "Static characteristics"</u> and <u>Table 16 "Dynamic characteristics: I/O pins[1]"</u>. An 1.8 V external clock source can be supplied on the XTALIN pins to the system oscillator limiting the voltage of this signal ((see <u>Section 14.2</u>). The maximum frequency for both clock signals is 25 MHz. #### 8.20.3 System PLL The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output NXP Semiconductors LPC81x #### 32-bit ARM Cortex-M0+ microcontroller divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is nominally $100~\mu s$ . ## 8.20.4 Clock output The LPC81xM features a clock output function that routes the IRC, the SysOsc, the watchdog oscillator, or the main clock to the CLKOUT function. The CLKOUT function can be connected to any digital pin through the switch matrix. ## 8.20.5 Wake-up process The LPC81xM begin operation at power-up by using the IRC as the clock source. This allows chip operation to resume quickly. If the SysOsc, the external clock source, or the PLL is needed by the application, software must enable these features and wait for them to stabilize before they are used as a clock source. #### 8.20.6 Power control The LPC81xM supports the ARM Cortex-M0 Sleep mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing to fine-tune power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control. ### 8.20.6.1 Power profiles The power consumption in Active and Sleep modes can be optimized for the application through simple calls to the power profile API. The API is accessible through the on-chip ROM. The power configuration routine configures the LPC81xM for one of the following power modes: - Default mode corresponding to power configuration after reset. - CPU performance mode corresponding to optimized processing capability. - Efficiency mode corresponding to optimized balance of current consumption and CPU performance. - Low-current mode corresponding to lowest power consumption. In addition, the power profile includes routines to select the optimal PLL settings for a given system clock and PLL input clock. ### 8.20.6.2 Sleep mode When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core. In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses. #### 8.20.6.3 Deep-sleep mode In Deep-sleep mode, the LPC81xM is in Sleep-mode and all peripheral clocks and all clock sources are off except for the IRC and watchdog oscillator or low-power oscillator if selected. The IRC output is disabled. In addition all analog blocks are shut down and the flash is in stand-by mode. In Deep-sleep mode, the application can keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection. The LPC81xM can wake up from Deep-sleep mode via a reset, digital pins selected as inputs to the pin interrupt block, a watchdog timer interrupt, or an interrupt from the USART (if the USART is configured in synchronous slave mode), the SPI, or the I2C blocks (in slave mode). Any interrupt used for waking up from Deep-sleep mode must be enabled in one of the SYSCON wake-up enable registers and the NVIC. Deep-sleep mode saves power and allows for short wake-up times. #### 8.20.6.4 Power-down mode In Power-down mode, the LPC81xM is in Sleep-mode and all peripheral clocks and all clock sources are off except for watchdog oscillator or low-power oscillator if selected. In addition all analog blocks and the flash are shut down. In Power-down mode, the application can keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection. The LPC81xM can wake up from Power-down mode via a reset, digital pins selected as inputs to the pin interrupt block, a watchdog timer interrupt, or an interrupt from the USART (if the USART is configured in synchronous slave mode), the SPI, or the I2C blocks (in slave mode). Any interrupt used for waking up from Power-down mode must be enabled in one of the SYSCON wake-up enable registers and the NVIC. Power-down mode reduces power consumption compared to Deep-sleep mode at the expense of longer wake-up times. #### 8.20.6.5 Deep power-down mode In Deep power-down mode, power is shut off to the entire chip except for the WAKEUP pin and the self wake-up timer if enabled. Four general-purpose registers are available to store information during Deep power-down mode. The LPC81xM can wake up from Deep power-down mode via the WAKEUP pin, or without an external signal by using the time-out of the self wake-up timer (see <u>Section 8.18</u>). The LPC81xM can be prevented from entering Deep power-down mode by setting a lock bit in the PMU block. Locking out Deep power-down mode enables the application to keep the watchdog timer or the BOD running at all times. When entering Deep power-down mode, an external pull-up resistor is required on the WAKEUP pin to hold it HIGH. Pull the RESET pin HIGH to prevent it from floating while in Deep power-down mode. ## 8.21 System control #### 8.21.1 Reset Reset has four sources on the LPC81xM: the RESET pin, the Watchdog reset, power-on reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller. A LOW-going pulse as short as 50 ns resets the part. When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values. In Deep power-down mode, an external pull-up resistor is required on the RESET pin. ## 8.21.2 Brownout detection The LPC81xM includes up to four levels for monitoring the voltage on the $V_{DD}$ pin. If this voltage falls below one of the selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC to cause a CPU interrupt. Alternatively, software can monitor the signal by reading a dedicated status register. Four threshold levels can be selected to cause a forced reset of the chip. ## 8.21.3 Code security (Code Read Protection - CRP) CRP provides different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. Programming a specific pattern into a dedicated flash location invokes CRP. IAP commands are not affected by the CRP. In addition, ISP entry via the ISP entry pin can be disabled without enabling CRP. For details, see the *LPC800 user manual*. There are three levels of Code Read Protection: - CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors cannot be erased. - 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands. - 3. Running an application with level CRP3 selected, fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using the ISP entry pin as well. If necessary, the application must provide a flash update mechanism using IAP calls or using a call to the reinvoke ISP command to enable flash update via the USART. #### **CAUTION** If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device. In addition to the three CRP levels, sampling of the ISP entry pin for valid user code can be disabled. For details, see the *LPC800 user manual*. ### 8.21.4 APB interface The APB peripherals are located on one APB bus. #### 8.21.5 **AHBLite** The AHBLite connects the CPU bus of the ARM Cortex-M0+ to the flash memory, the main static RAM, the CRC, and the ROM. ## 8.22 Emulation and debugging Debug functions are integrated into the ARM Cortex-M0+. Serial wire debug functions are supported in addition to a standard JTAG boundary scan. The ARM Cortex-M0+ is configured to support up to four breakpoints and two watch points. The Micro Trace Buffer is implemented on the LPC81xM. The RESET pin selects between the JTAG boundary scan (RESET = LOW) and the ARM SWD debug (RESET = HIGH). The ARM SWD debug port is disabled while the LPC81xM is in reset. The JTAG boundary scan pins are selected by hardware when the part is in boundary scan mode on pins PIO0\_0 to PIO0\_3 (see Table 4). To perform boundary scan testing, follow these steps: - 1. Erase any user code residing in flash. - 2. Power up the part with the RESET pin pulled HIGH externally. - 3. Wait for at least 250 $\mu$ s. - 4. Pull the RESET pin LOW externally. - 5. Perform boundary scan operations. - 6. Once the boundary scan operations are completed, assert the TRST pin to enable the SWD debug mode, and release the RESET pin (pull HIGH). Remark: The JTAG interface cannot be used for debug purposes. ## 9. Limiting values Table 7. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1] | Symbol | Parameter | Conditions | | Min | Max | Unit | |------------------------|-----------------------------------------|--------------------------------------------------------------|------------|------|------|------| | $V_{DD}$ | supply voltage (core and external rail) | | [2] | -0.5 | +4.6 | V | | VI | input voltage | 5 V tolerant I/O pins; V <sub>DD</sub> ≥ 1.8 V | [3] | -0.5 | +5.5 | V | | | | 5 V tolerant open-drain pins PIO0_10 and PIO0_11 | [4] | -0.5 | +5.5 | V | | V <sub>IA</sub> | analog input voltage | | [5]<br>[6] | -0.5 | 4.6 | V | | V <sub>i(xtal)</sub> | crystal input voltage | | [2] | -0.5 | +2.5 | V | | I <sub>DD</sub> | supply current | per supply pin | | - | 100 | mA | | I <sub>SS</sub> | ground current | per ground pin | | - | 100 | mA | | I <sub>latch</sub> | I/O latch-up current | $-(0.5V_{DD}) < V_I < (1.5V_{DD});$ | | - | 100 | mA | | | | T <sub>j</sub> < 125 °C | | | | | | T <sub>stg</sub> | storage temperature | non-operating | [7] | -65 | +150 | °C | | T <sub>j(max)</sub> | maximum junction temperature | | | - | 150 | °C | | P <sub>tot(pack)</sub> | total power dissipation (per package) | based on package heat transfer, not device power consumption | | - | 1.5 | W | | V <sub>ESD</sub> | electrostatic discharge voltage | human body model; all pins | [8] | - | 5500 | V | | | | charged device model; TSSOP20 and SOP20 packages | | - | 1200 | V | | | | charged device model; TSSOP16 package | | - | 1000 | V | | | | charged device model; XSON16 package | | - | 800 | V | - [1] The following applies to the limiting values: - a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. - b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. - c) The limiting values are stress ratings only. Operating the part at these values is not recommended and proper operation is not guaranteed. The conditions for functional operation are specified in <u>Table 9</u>. - [2] Maximum/minimum voltage above the maximum operating voltage (see <u>Table 9</u>) and below ground that can be applied for a short time (< 10 ms) to a device without leading to irrecoverable failure. Failure includes the loss of reliability and shorter lifetime of the device. - [3] Including voltage on outputs in tri-state mode. Does not apply to pin PIO0 6. - [4] V<sub>DD</sub> present or not present. Compliant with the I<sup>2</sup>C-bus standard. 5.5 V can be applied to this pin when V<sub>DD</sub> is powered down. - [5] If the comparator is configured with the common mode input $V_{IC} = V_{DD}$ , the other comparator input can be up to 0.2 V above or below $V_{DD}$ without affecting the hysteresis range of the comparator function. - [6] It is recommended to connect an overvoltage protection diode between the analog input pin and the voltage supply pin. - [7] The maximum non-operating storage temperature is different than the temperature for required shelf life which should be determined based on required shelf lifetime. Please refer to the JEDEC spec (J-STD-033B.1) for further details. - [8] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$ series resistor. ## 10. Thermal characteristics The average chip junction temperature, $T_j$ (°C), can be calculated using the following equation: $$T_j = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}$$ - T<sub>amb</sub> = ambient temperature (°C), - R<sub>th(j-a)</sub> = the package junction-to-ambient thermal resistance (°C/W) - P<sub>D</sub> = sum of internal and I/O power dissipation The internal power dissipation is the product of $I_{DD}$ and $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications. Table 8. Thermal resistance | Symbol | Parameter | Conditions | Max/Min | Unit | |----------------------------------------------|------------------------------------------|------------------------------------------------|------------|------| | | | | | | | DIP8 | | | | | | R <sub>th(j-a)</sub> | thermal resistance from | JEDEC (4.5 in × 4 in); still air | 60 ± 15 % | °C/W | | | junction to ambient | Single-layer (4.5 in $\times$ 3 in); still air | 81 ± 15 % | °C/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 38 ± 15 % | °C/W | | TSSOP1 | 6 | | 1 | | | R <sub>th(j-a)</sub> | thermal resistance from | JEDEC (4.5 in × 4 in); still air | 133 ± 15 % | °C/W | | | nction to ambient | Single-layer (4.5 in $\times$ 3 in); still air | 182 ± 15 % | °C/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 33 ± 15 % | °C/W | | TSSOP2 | 0 | | | | | R <sub>th(j-a)</sub> | thermal resistance from | JEDEC (4.5 in × 4 in); still air | 110 ± 15 % | °C/W | | | junction to ambient | Single-layer (4.5 in $\times$ 3 in); still air | 153 ± 15 % | °C/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 23 ± 15 % | °C/W | | SO20 | | | 1 | | | R <sub>th(j-a)</sub> | thermal resistance from | JEDEC (4.5 in × 4 in); still air | 87 ± 15 % | °C/W | | | junction to ambient | Single-layer (4.5 in $\times$ 3 in); still air | 112 ± 15 % | °C/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 50 ± 15 % | °C/W | | XSON16 | | | 1 | 1 | | R <sub>th(j-a)</sub> thermal resistance from | | JEDEC (4.5 in × 4 in); still air | 92 ± 15 % | °C/W | | | junction to ambient | Single-layer (4.5 in $\times$ 3 in); still air | 180 ± 15 % | °C/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | | 27 ± 15 % | °C/W | ## 11. Static characteristics Table 9. Static characteristics $T_{amb}$ = -40 °C to +105 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |-----------------|-----------------------------------------|---------------------------------------------------------------------------------------|---------------------|-----|--------|------|------| | $V_{DD}$ | supply voltage (core and external rail) | | | 1.8 | 3.3 | 3.6 | V | | I <sub>DD</sub> | supply current | Active mode; code | | | | | | | | | while(1){} | | | | | | | | | executed from flash; | | | | | | | | | system clock = 12 MHz; default mode; $V_{DD}$ = 3.3 V | [2][3][4][5] | - | 1.4 | - | mA | | | | system clock = 12 MHz;<br>low-current mode; V <sub>DD</sub> = 3.3 V | [2][3][4][5]<br>[6] | - | 1.0 | - | mA | | | | system clock = 24 MHz;<br>low-current mode; V <sub>DD</sub> = 3.3 V | [2][4][5][6]<br>[7] | - | 2.2 | - | mA | | | | system clock = 30 MHz; default mode; V <sub>DD</sub> = 3.3 V | [2][4][5][8] | - | 3.3 | - | mA | | | | system clock = 30 MHz;<br>low-current mode; V <sub>DD</sub> = 3.3 V | [2][4][5][6]<br>[8] | - | 3 | - | mA | | | | Sleep mode | | | | | | | | | system clock = 12 MHz; default mode; V <sub>DD</sub> = 3.3 V | [2][3][4][5] | - | 8.0 | - | mA | | | | system clock = 12 MHz;<br>low-current mode; V <sub>DD</sub> = 3.3 V | [2][3][4][5]<br>[6] | - | 0.7 | - | mA | | | | system clock = 24 MHz;<br>low-current mode; V <sub>DD</sub> = 3.3 V | [2][4][5][6]<br>[7] | - | 1.3 | - | mA | | | | system clock = 30 MHz; default mode; V <sub>DD</sub> = 3.3 V | [2][4][5][8] | - | 1.8 | - | mA | | | | system clock = 30 MHz;<br>low-current mode; V <sub>DD</sub> = 3.3 V | [2][4][5][6]<br>[8] | - | 1.7 | - | mA | | | | Deep-sleep mode | | | | | | | | | V <sub>DD</sub> = 3.3 V, T <sub>amb</sub> = 25 °C | [2][9] | - | 150 | 300 | μΑ | | | | V <sub>DD</sub> = 3.3 V, T <sub>amb</sub> = 105 °C | [2][9] | - | - | 400 | μΑ | | | | Power-down mode | | | | | | | | | V <sub>DD</sub> = 3.3 V, T <sub>amb</sub> = 25 °C | [2][9] | - | 0.9 | 5 | μΑ | | | | V <sub>DD</sub> = 3.3 V, T <sub>amb</sub> = 105 °C | [2][9] | - | - | 40 | μΑ | | | | Deep power-down mode;<br>Low-power oscillator and self<br>wakeup timer (WKT) disabled | | | | | | | | | V <sub>DD</sub> = 3.3 V, T <sub>amb</sub> = 25 °C | [10] | - | 170 | 1000 | nA | | | | V <sub>DD</sub> = 3.3 V, T <sub>amb</sub> = 105 °C | [10] | - | - | 4 | μΑ | | | | Deep power-down mode;<br>Low-power oscillator and self<br>wakeup timer (WKT) enabled | | - | 1 | - | μА | Table 9. Static characteristics ... continued $T_{amb}$ = -40 °C to +105 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------|--------------|--------------------|-------------|-------------|------| | Standard | port pins configured as o | ligital pins, RESET; see Figure 13 | 3 | | | | | | I <sub>IL</sub> | LOW-level input current | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled | | - | 0.5 | 10 | nA | | l <sub>IH</sub> | HIGH-level input current | V <sub>I</sub> = V <sub>DD</sub> ; on-chip pull-down resistor disabled | | - | 0.5 | 10 | nA | | l <sub>oz</sub> | OFF-state output current | V <sub>O</sub> = 0 V; V <sub>O</sub> = V <sub>DD</sub> ; on-chip<br>pull-up/down resistors disabled | | - | 0.5 | 10 | nA | | Vı | input voltage | V <sub>DD</sub> ≥ 1.8 V; 5 V tolerant pins | [11]<br>[12] | 0 | - | 5.0 | V | | | | V <sub>DD</sub> = 0 V | | 0 | - | 3.6 | V | | Vo | output voltage | output active | | 0 | - | $V_{DD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | | 0.7V <sub>DD</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | | - | - | $0.3V_{DD}$ | V | | V <sub>hys</sub> | hysteresis voltage | | | - | 0.4 | - | V | | V <sub>OH</sub> | HIGH-level output voltage | $2.5 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}; \text{I}_{OH} = 4 \text{ mA}$ | | $V_{DD} - 0.4$ | - | - | V | | | | 1.8 V ≤ V <sub>DD</sub> < 2.5 V; I <sub>OH</sub> = 3 mA | | $V_{DD}-0.4$ | - | - | V | | V <sub>OL</sub> | LOW-level output voltage | $2.5 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}; \text{I}_{OL} = 4 \text{ mA}$ | | - | - | 0.4 | V | | | | 1.8 V ≤ V <sub>DD</sub> < 2.5 V; I <sub>OL</sub> = 3 mA | | - | - | 0.4 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{DD} - 0.4 \text{ V};$<br>2.5 V \le V_{DD} \le 3.6 V | | 4 | - | - | mA | | | | 1.8 V ≤ V <sub>DD</sub> < 2.5 V | | 3 | - | - | mA | | I <sub>OL</sub> | LOW-level output current | $V_{OL} = 0.4 \text{ V}$<br>2.5 V \le V_{DD} \le 3.6 V | | 4 | - | - | mA | | | | 1.8 V ≤ V <sub>DD</sub> < 2.5 V | | 3 | - | - | mA | | I <sub>OHS</sub> | HIGH-level short-circuit output current | V <sub>OH</sub> = 0 V | [13] | - | - | 45 | mA | | I <sub>OLS</sub> | LOW-level short-circuit output current | $V_{OL} = V_{DD}$ | [13] | - | - | 50 | mA | | I <sub>pd</sub> | pull-down current | V <sub>I</sub> = 5 V | | 10 | 50 | 150 | μА | | I <sub>pu</sub> | pull-up current | V <sub>I</sub> = 0 V; | | 15 | 50 | 85 | μΑ | | | | $2.0~V \leq V_{DD} \leq 3.6~V$ | | | | | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.0 V | | 10 | 50 | 85 | μА | | | | V <sub>DD</sub> < V <sub>I</sub> < 5 V | | 0 | 0 | 0 | μА | | High-drive | output pins configured | as digital pins (PIO0_2, PIO0_3, F | PIO0_7, PI | O0_12, PI | 00_13); see | Figure 13 | | | I <sub>IL</sub> | LOW-level input current | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled | | - | 0.5 | 10 | nA | | I <sub>IH</sub> | HIGH-level input current | V <sub>I</sub> = V <sub>DD</sub> ; on-chip pull-down resistor disabled | | - | 0.5 | 10 | nA | | l <sub>OZ</sub> | OFF-state output current | V <sub>O</sub> = 0 V; V <sub>O</sub> = V <sub>DD</sub> ; on-chip<br>pull-up/down resistors disabled | | - | 0.5 | 10 | nA | Table 9. Static characteristics ... continued $T_{amb}$ = -40 °C to +105 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|--------------------|---------------------|------------------|------| | Vı | input voltage | V <sub>DD</sub> ≥ 1.8 V | [11]<br>[12] | 0 | - | 5.0 | V | | | | V <sub>DD</sub> = 0 V | | 0 | - | 3.6 | V | | Vo | output voltage | output active | | 0 | - | $V_{DD}$ | V | | V <sub>IH</sub> | HIGH-level input voltage | | | 0.7V <sub>DD</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | | - | - | $0.3V_{DD}$ | V | | $V_{hys}$ | hysteresis voltage | | | 0.4 | - | - | V | | V <sub>OH</sub> | HIGH-level output | $2.5 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}; \text{ I}_{OH} = 20 \text{ mA}$ | | $V_{DD}-0.4$ | - | - | V | | | voltage | 1.8 V ≤ V <sub>DD</sub> < 2.5 V; I <sub>OH</sub> = 12 mA | | $V_{DD}-0.4$ | - | - | V | | V <sub>OL</sub> | LOW-level output | $2.5 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}; \text{ I}_{OL} = 4 \text{ mA}$ | | - | - | 0.4 | V | | | voltage | $1.8 \text{ V} \le \text{V}_{DD} < 2.5 \text{ V}; \text{I}_{OL} = 3 \text{ mA}$ | | - | - | 0.4 | V | | I <sub>OH</sub> | HIGH-level output current | $V_{OH} = V_{DD} - 0.4 \text{ V};$<br>2.5 V \leq V_{DD} \leq 3.6 V | | 20 | - | - | mA | | | | 1.8 V ≤ V <sub>DD</sub> < 2.5 V | | 12 | - | - | mΑ | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V | | 4 | - | - | mΑ | | | | $2.5~V \leq V_{DD} \leq 3.6~V$ | | | | | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.5 V | | 3 | - | - | mΑ | | l <sub>OLS</sub> | LOW-level short-circuit output current | $V_{OL} = V_{DD}$ | [13] | - | - | 50 | mA | | I <sub>pd</sub> | pull-down current | V <sub>I</sub> = 5 V | [14] | 10 | 50 | 150 | μΑ | | I <sub>pu</sub> | pull-up current | V <sub>I</sub> = 0 V | [14] | 15 | 50 | 85 | μΑ | | | | $2.0~V \leq V_{DD} \leq 3.6~V$ | | | | | | | | | 1.8 V ≤ V <sub>DD</sub> < 2.0 V | | 10 | 50 | 85 | μΑ | | | | V <sub>DD</sub> < V <sub>I</sub> < 5 V | | 0 | 0 | 0 | μΑ | | l <sup>2</sup> C-bus p | oins (PIO0_10 and PIO0_11 | ); see <u>Figure 13</u> | | | 1 | | | | V <sub>IH</sub> | HIGH-level input voltage | | | $0.7V_{DD}$ | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | | - | - | $0.3V_{DD}$ | V | | V <sub>hys</sub> | hysteresis voltage | | | - | 0.05V <sub>DD</sub> | - | V | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V; I <sup>2</sup> C-bus pins configured as standard mode pins | | 3.5 | - | - | mA | | | | | | | | | | | | | $2.5~V \leq V_{DD} \leq 3.6~V$ | | | | | | | | | $2.5 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$<br>$1.8 \text{ V} \le \text{V}_{DD} \le 2.5 \text{ V}$ | | 3 | - | - | | | loL | LOW-level output current | | | 3 20 | - | - | mA | | Гог | LOW-level output | $1.8 \text{ V} \le \text{V}_{DD} < 2.5 \text{ V}$ $\text{V}_{OL} = 0.4 \text{ V}; \text{ I}^2\text{C-bus pins}$ configured as Fast-mode Plus | | | - | - | mA | | loL | LOW-level output | $1.8 \text{ V} \le \text{V}_{DD} < 2.5 \text{ V}$ $\text{V}_{OL} = 0.4 \text{ V}; \text{ I}^2\text{C-bus pins}$ configured as Fast-mode Plus pins | | | - | - | mA | | l <sub>OL</sub> | LOW-level output | $1.8 \text{ V} \le \text{V}_{DD} < 2.5 \text{ V}$ $\text{V}_{OL} = 0.4 \text{ V}; \text{ I}^2\text{C-bus pins}$ configured as Fast-mode Plus pins $2.5 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$ | [15] | 20 | -<br>-<br>2 | -<br>-<br>-<br>4 | mA | Table 9. Static characteristics ... continued $T_{amb} = -40 \, ^{\circ}\text{C}$ to +105 $^{\circ}\text{C}$ , unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | | |-------------------------------------------|------------------------|------------|--|------|--------|------|------|--| | Oscillator input pins (PIO0_8 and PIO0_9) | | | | | | | | | | V <sub>i(xtal)</sub> | crystal input voltage | | | -0.5 | 1.8 | 1.95 | V | | | V <sub>o(xtal)</sub> | crystal output voltage | | | -0.5 | 1.8 | 1.95 | V | | - [1] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), nominal supply voltages. - [2] IDD measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled. - [3] IRC enabled; system oscillator disabled; system PLL disabled. - [4] BOD disabled. - [5] All peripherals disabled in the SYSAHBCLKCTRL register. Peripheral clocks to USART, CLKOUT, and IOCON disabled in system configuration block. - [6] Low-current mode PWR\_LOW\_CURRENT selected when running the set\_power routine in the power profiles. - [7] IRC enabled; system oscillator disabled; system PLL enabled. - [8] IRC disabled; system oscillator enabled; system PLL enabled. - [9] All oscillators and analog blocks turned off in the PDSLEEPCFG register; PDSLEEPCFG = 0x0000 18FF. - [10] WAKEUP pin pulled HIGH externally. - [11] Including voltage on outputs in tri-state mode. - [12] 3-state outputs go into tri-state mode in Deep power-down mode. - [13] Allowed as long as the current limit does not exceed the maximum current allowed by the device. - [14] Pull-up and pull-down currents are measured across the weak internal pull-up/pull-down resistors. See Figure 8. - [15] To V<sub>SS</sub>. ## 11.1 Power consumption Power measurements in Active, Sleep, Deep-sleep, and Power-down modes were performed under the following conditions: - Configure all pins as GPIO with pull-up resistor disabled in the IOCON block. - · Configure GPIO pins as outputs using the GPIO DIR register. - Write 1 to the GPIO CLR register to drive the outputs LOW. Conditions: $T_{amb} = 25$ °C; active mode entered executing code while (1) {} from flash; all peripherals disabled in the SYSAHBCLKCTRL register (SYSAHBCLKCTRL =0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled; low-current mode. 1 MHz - 6 MHz: IRC enabled; PLL disabled. 12 MHz: IRC enabled; PLL disabled. 24 MHz: IRC enabled; PLL enabled. 30 MHz: IRC disabled; SYSOSC enabled; PLL enabled. Fig 14. Active mode: Typical supply current I<sub>DD</sub> versus supply voltage V<sub>DD</sub> NXP Semiconductors LPC81xM #### 32-bit ARM Cortex-M0+ microcontroller Conditions: $V_{DD}$ = 3.3 V; active mode entered executing code while (1) {} from flash; all peripherals disabled in the SYSAHBCLKCTRL register (SYSAHBCLKCTRL = 0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled; low-current mode. 1 MHz - 6 MHz: IRC enabled; PLL disabled. 12 MHz: IRC enabled; PLL disabled. 24 MHz: IRC enabled; PLL enabled. 30 MHz: IRC disabled; SYSOSC enabled; PLL enabled. Fig 15. Active mode: Typical supply current I<sub>DD</sub> versus temperature Conditions: $V_{DD} = 3.3 \text{ V}$ ; sleep mode entered from flash; all peripherals disabled in the SYSAHBCLKCTRL register (SYSAHBCLKCTRL = 0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled; low-current mode. 1 MHz - 6 MHz: IRC enabled; PLL disabled. 12 MHz: IRC enabled; PLL disabled. 24 MHz: IRC enabled; PLL enabled. 30 MHz: IRC disabled; SYSOSC enabled; PLL enabled. Fig 16. Sleep mode: Typical supply current I<sub>DD</sub> versus temperature for different system clock frequencies Conditions: BOD disabled; all oscillators and analog blocks disabled in the PDSLEEPCFG register (PDSLEEPCFG = 0x0000 18FF). Fig 17. Deep-sleep mode: Typical supply current $I_{\text{DD}}$ versus temperature for different supply voltages $V_{\text{DD}}$ Conditions: BOD disabled; all oscillators and analog blocks disabled in the PDSLEEPCFG register (PDSLEEPCFG = 0x0000 18FF). Fig 18. Power-down mode: Typical supply current $I_{DD}$ versus temperature for different supply voltages $V_{DD}$ Fig 19. Deep power-down mode: Typical supply current I<sub>DD</sub> versus temperature for different supply voltages V<sub>DD</sub> #### 11.2 CoreMark data Conditions: $V_{DD}$ = 3.3 V; $T_{amb}$ = 25 °C; active mode; all peripherals except one UART and the SCT disabled in the SYSAHBCLKCTRL register; system clock derived from the IRC; system oscillator disabled; internal pull-up resistors enabled; BOD disabled. Measured with Keil uVision v.4.7. Fig 20. Active mode: CoreMark power consumption IDD Conditions: $V_{DD}$ = 3.3 V; active mode; all peripherals except one UART and the SCT disabled in the SYSAHBCLKCTRL register; internal pull-up resistors enabled; BOD disabled. Measured with Keil uVision v.4.7. Fig 21. CoreMark score ## 11.3 Peripheral power consumption The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the SYSAHBCLKCFG and PDRUNCFG (for analog blocks) registers. All other blocks are disabled in both registers and no code is executed. Measured on a typical sample at $T_{amb}$ = 25 °C. Unless noted otherwise, the system oscillator and PLL are running in both measurements. The supply currents are shown for system clock frequencies of 12 MHz and 30 MHz. Table 10. Power consumption for individual analog and digital blocks | Peripheral | Typical s | upply current | in mA | Notes | |-------------------------------------|-----------|---------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------| | | n/a | 12 MHz | 30 MHz | | | IRC | 0.21 | - | - | System oscillator running; PLL off; independent of main clock frequency. | | System oscillator at 12 MHz | 0.28 | - | - | IRC running; PLL off; independent of main clock frequency. | | Watchdog oscillator at<br>500 kHz/2 | 0.002 | - | - | System oscillator running; PLL off; independent of main clock frequency. | | BOD | 0.05 | - | - | Independent of main clock frequency. | | Main PLL | - | 0.31 | - | - | | CLKOUT | - | 0.06 | 0.09 | Main clock divided by 4 in the CLKOUTDIV register. | | ROM | - | 80.0 | 0.19 | - | | I2C | - | 0.06 | 0.15 | - | | GPIO + pin interrupt/pattern match | - | 0.09 | 0.23 | GPIO pins configured as outputs and set to LOW. Direction and pin state are maintained if the GPIO is disabled in the SYSAHBCLKCFG register. | | SWM | - | 0.03 | 0.07 | - | | SCT | - | 0.17 | 0.42 | - | | WKT | - | 0.01 | 0.03 | - | | MRT | - | 0.09 | 0.21 | - | | SPI0 | - | 0.05 | 0.13 | - | | SPI1 | - | 0.06 | 0.14 | - | | CRC | - | 0.03 | 0.07 | - | | USART0 | - | 0.04 | 0.10 | - | | USART1 | - | 0.04 | 0.11 | - | | USART2 | - | 0.04 | 0.10 | - | | WWDT | - | 0.04 | 0.10 | Main clock selected as clock source for the WDT. | | IOCON | - | 0.03 | 0.08 | - | | Comparator | - | 0.04 | 0.09 | - | # 11.4 Electrical pin characteristics Fig 22. High-drive output: Typical HIGH-level output voltage $V_{\rm OH}$ versus HIGH-level output current $I_{\rm OH}$ Fig 23. $I^2$ C-bus pins (high current sink): Typical LOW-level output current $I_{OL}$ versus LOW-level output voltage $V_{OL}$ Fig 24. Typical LOW-level output current I<sub>OL</sub> versus LOW-level output voltage V<sub>OL</sub> Fig 25. Typical HIGH-level output voltage $V_{OH}$ versus HIGH-level output source current $I_{OH}$ # 12. Dynamic characteristics # 12.1 Power-up ramp conditions Table 11. Power-up characteristics $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +105 \, ^{\circ}\text{C}; 1.8 \, \text{V} \leq V_{DD} \leq 3.6 \, \text{V}$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------|---------------|----------------------------------------------|-----------|-----|-----|-----|------| | t <sub>r</sub> | rise time | $V_I \le 200 \text{ mV}$ | [1][3] | 0 | - | 500 | ms | | t <sub>wait</sub> | wait time | | [1][2][3] | 12 | - | - | μS | | VI | input voltage | at t = t <sub>1</sub> on pin V <sub>DD</sub> | [3] | 0 | - | 200 | mV | - [1] See Figure 28. - 2] The wait time specifies the time the power supply must be at levels below 200 mV before ramping up. See the LPC81x errata sheet. - [3] Based on characterization, not tested in production. # 12.2 Flash memory ### Table 12. Flash characteristics $T_{amb}$ = -40 °C to +105 °C. Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------|-----------|------------|-----|-------|--------|-----|--------| | N <sub>endu</sub> | endurance | | [1] | 10000 | 100000 | - | cycles | #### Table 12. Flash characteristics $T_{amb}$ = -40 °C to +105 °C. Based on JEDEC NVM qualification. Failure rate < 10 ppm for parts as specified below. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------|------------------|----------------------------------------------------------------------------------------|-----|------|-----|------|-------| | t <sub>ret</sub> | retention time | powered | | 10 | 20 | - | years | | | | unpowered | | 20 | 40 | - | years | | t <sub>er</sub> | erase time | page or multiple<br>consecutive pages,<br>sector or multiple<br>consecutive<br>sectors | | 95 | 100 | 105 | ms | | t <sub>prog</sub> | programming time | | [2] | 0.95 | 1 | 1.05 | ms | - [1] Number of program/erase cycles. - 2] Programming times are given for writing 64 bytes to the flash. T<sub>amb</sub> ≤ +85 °C. Flash programming with IAP calls (see LPC800 user manual). #### 12.3 External clock for the oscillator in slave mode **Remark:** The input voltage on the XTAL1/2 pins must be $\leq$ 1.95 V (see <u>Table 9</u>). For connecting the oscillator to the XTAL pins, also see <u>Section 14.2</u>. Table 13. Dynamic characteristic: external clock (XTALIN inputs) $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +105 \, ^{\circ}\text{C}; V_{DD} \text{ over specified ranges.}$ | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | |----------------------|----------------------|------------|--------------------------|--------|------|------| | f <sub>osc</sub> | oscillator frequency | | 1 | - | 25 | MHz | | T <sub>cy(clk)</sub> | clock cycle time | | 40 | - | 1000 | ns | | t <sub>CHCX</sub> | clock HIGH time | | $T_{cy(clk)} \times 0.4$ | - | - | ns | | t <sub>CLCX</sub> | clock LOW time | | $T_{cy(clk)} \times 0.4$ | - | - | ns | | t <sub>CLCH</sub> | clock rise time | | - | - | 5 | ns | | t <sub>CHCL</sub> | clock fall time | | - | - | 5 | ns | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), nominal supply voltages. ## 12.4 Internal oscillators Table 14. Dynamic characteristics: IRC $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +105 \, ^{\circ}\text{C}; 2.7 \, \text{V} \leq V_{DD} \leq 3.6 \, \text{V}_{2}^{1}$ | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | |----------------------|----------------------------------|----------------------------------|-------|--------|-------|------| | f <sub>osc(RC)</sub> | internal RC oscillator frequency | $T_{amb}$ = -40 °C to<br>+105 °C | 11.82 | 12 | 12.18 | MHz | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), nominal supply voltages. Conditions: Frequency values are typical values. 12 MHz $\pm$ 1.5 % accuracy is guaranteed for 2.7 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V and T<sub>amb</sub> = -40 °C to +105 °C. Variations between parts may cause the IRC to fall outside the 12 MHz $\pm$ 1.5 % accuracy specification for voltages below 2.7 V. Fig 30. Typical Internal RC oscillator frequency versus temperature Table 15. Dynamic characteristics: Watchdog oscillator | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |-----------------------|-------------------------------|----------------------------------------------------------|--------|-----|--------|-----|------| | f <sub>osc(int)</sub> | internal oscillator frequency | DIVSEL = 0x1F, FREQSEL = 0x1 in the WDTOSCCTRL register; | [2][3] | - | 9.4 | - | kHz | | | | DIVSEL = 0x00, FREQSEL = 0xF in the WDTOSCCTRL register | [2][3] | - | 2300 | - | kHz | - [1] Typical ratings are not guaranteed. The values listed are at nominal supply voltages. - [2] The typical frequency spread over processing and temperature ( $T_{amb}$ = -40 °C to +105 °C) is $\pm$ 40 %. - [3] See the LPC81xM user manual. # 12.5 I/O pins Table 16. Dynamic characteristics: I/O pins[1] $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +105 \, ^{\circ}\text{C}; 3.0 \, \text{V} \leq V_{DD} \leq 3.6 \, \text{V}.$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|-----------|--------------------------|-----|-----|-----|------| | t <sub>r</sub> | rise time | pin configured as output | 3.0 | - | 5.0 | ns | | t <sub>f</sub> | fall time | pin configured as output | 2.5 | - | 5.0 | ns | <sup>[1]</sup> Applies to standard port pins and RESET pin. # 12.6 I<sup>2</sup>C-bus Table 17. Dynamic characteristic: I<sup>2</sup>C-bus pins[1] | Symbol | Parameter | | Conditions | Min | Max | Unit | |---------------------|----------------|-----------|---------------------------------------------------|---------------------------|-----|------| | f <sub>SCL</sub> | SCL clock | | Standard-mode | 0 | 100 | kHz | | | frequency | | Fast-mode | 0 | 400 | kHz | | | | | Fast-mode Plus; on pins PIO0_10 and PIO0_11 | 0 | 1 | MHz | | t <sub>f</sub> | fall time | | of both SDA and<br>SCL signals | - | 300 | ns | | | | | Standard-mode | | | | | | | | Fast-mode | 20 + 0.1 × C <sub>b</sub> | 300 | ns | | | | | Fast-mode Plus;<br>on pins PIO0_10<br>and PIO0_11 | - | 120 | ns | | $t_{LOW}$ | LOW period of | | Standard-mode | 4.7 | - | μS | | | the SCL clock | | Fast-mode | 1.3 | - | μS | | | | | Fast-mode Plus; on pins PIO0_10 and PIO0_11 | 0.5 | - | μS | | t <sub>HIGH</sub> | HIGH period of | : | Standard-mode | 4.0 | - | μS | | | the SCL clock | | Fast-mode | 0.6 | - | μS | | | | | Fast-mode Plus; on pins PIO0_10 and PIO0_11 | 0.26 | - | μs | | t <sub>HD;DAT</sub> | data hold time | [3][4][8] | Standard-mode | 0 | - | μS | | | | | Fast-mode | 0 | - | μS | | | | | Fast-mode Plus; on pins PIO0_10 and PIO0_11 | 0 | - | μs | | t <sub>SU;DAT</sub> | data set-up | [9][10] | Standard-mode | 250 | - | ns | | | time | | Fast-mode | 100 | - | ns | | | | | Fast-mode Plus; on pins PIO0_10 and PIO0_11 | 50 | - | ns | <sup>[1]</sup> See the I<sup>2</sup>C-bus specification *UM10204* for details. <sup>[2]</sup> Parameters are valid over operating temperature range unless otherwise specified. - [3] t<sub>HD;DAT</sub> is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge. - [4] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL. - [5] $C_b = \text{total capacitance of one bus line in pF.}$ - [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>. - [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing. - [8] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock. - [9] t<sub>SU;DAT</sub> is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge. - [10] A Fast-mode $I^2C$ -bus device can be used in a Standard-mode $I^2C$ -bus system but the requirement $t_{SU;DAT} = 250$ ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line $t_{r(max)} + t_{SU;DAT} = 1000 + 250 = 1250$ ns (according to the Standard-mode $I^2C$ -bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time. ## 12.7 SPI interfaces The maximum data bit rate is 30 Mbit/s in master mode and 25 Mbit/s in slave mode. **Remark:** SPI functions can be assigned to all digital pins. The characteristics are valid for all digital pins except the open-drain pins PIO0 10 and PIO0 11. Table 18. SPI dynamic characteristics $T_{amb}$ = -40 °C to 105 °C; 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V. Simulated parameters sampled at the 50 % level of the rising or falling edge; values guaranteed by design. | Symbol | Parameter | Conditions | | Min | Max | Unit | |----------------------|------------------------|------------------------|-----|-----|-----|------| | SPI maste | <u>r[1]</u> | | | | | | | T <sub>cy(clk)</sub> | clock cycle time | | [2] | 33 | - | ns | | t <sub>DS</sub> | data set-up time | | | 0 | - | ns | | t <sub>DH</sub> | data hold time | | | 16 | - | ns | | $t_{v(Q)}$ | data output valid time | C <sub>L</sub> = 10 pF | | - | 0.5 | ns | | t <sub>h(Q)</sub> | data output hold time | C <sub>L</sub> = 10 pF | | 0.5 | - | ns | | SPI slave | | | | | | , | | T <sub>cy(clk)</sub> | | | | 40 | | ns | | t <sub>DS</sub> | data set-up time | | | 0 | - | ns | | t <sub>DH</sub> | data hold time | | | 16 | - | ns | | $t_{v(Q)}$ | data output valid time | C <sub>L</sub> = 10 pF | | - | 10 | ns | | t <sub>h(Q)</sub> | data output hold time | C <sub>L</sub> = 10 pF | | 10 | - | ns | <sup>[1]</sup> Capacitance on pin SPIn\_SCK $C_{SCK} < 5$ pF. <sup>[2]</sup> T<sub>cy(clk)</sub> = DIVVAL/CCLK with CCLK = system clock frequency. DIVVAL is the SPI clock divider. See the *LPC800 User manual UM10601*. 52 of 78 53 of 78 #### 12.8 USART interface The maximum USART bit rate is 1.875 Mbit/s in asynchronous mode and 10 Mbit/s in synchronous mode slave and master mode. **Remark:** USART functions can be assigned to all digital pins. The characteristics are valid for all digital pins except the open-drain pins PIO0 10 and PIO0 11. Table 19. USART dynamic characteristics $T_{amb}$ = -40 °C to 105 °C; 1.8 V $\leq$ V<sub>DD</sub> $\leq$ 3.6 V. Simulated parameters sampled at the 50 % level of the falling or rising edge; values guaranteed by design. | Symbol | Parameter | Conditions | | Min | Max | Unit | |----------------------|------------------------|------------------------|-----|-----|-----|------| | T <sub>cy(clk)</sub> | clock cycle time | | [2] | 100 | - | ns | | USART m | aster (in synchronous | mode)[3] | | | | | | t <sub>su(D)</sub> | data input set-up time | | | 44 | - | ns | | t <sub>h(D)</sub> | data input hold time | | | 0 | - | ns | | $t_{v(Q)}$ | data output valid time | | | - | -8 | ns | | t <sub>h(Q)</sub> | data output hold time | | | -8 | - | ns | | USART sl | ave (in synchronous n | node) | | | | | | t <sub>su(D)</sub> | data input set-up time | | | 5 | - | ns | | t <sub>h(D)</sub> | data input hold time | | | 0 | - | ns | | t <sub>v(Q)</sub> | data output valid time | C <sub>L</sub> = 10 pF | | - | 40 | ns | | t <sub>h(Q)</sub> | data output hold time | C <sub>L</sub> = 10 pF | | 40 | - | ns | <sup>[1]</sup> Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), V<sub>DD</sub> = 3.3 V, typical samples. - [2] T<sub>cy(clk)</sub> = U\_PCLK/BRGVAL. See the *LPC800 User manual UM10601*. - [3] Capacitance on pin Un SCLK C<sub>SCLK</sub> < 5 pF. # 13. Analog characteristics #### 13.1 BOD Table 20. BOD static characteristics[1] $T_{amb} = -40 \, ^{\circ}\text{C}$ to +105 $^{\circ}\text{C}$ . | Symbol | Parameter | Conditions | Typ[2] | Unit | |----------|-------------------|-------------------|--------|------| | $V_{th}$ | threshold voltage | interrupt level 1 | | | | | | assertion | 2.3 | V | | | | de-assertion | 2.4 | V | | | | interrupt level 2 | | | | | | assertion | 2.6 | V | | | | de-assertion | 2.7 | V | | | | interrupt level 3 | | | | | | assertion | 2.8 | V | | | | de-assertion | 2.9 | V | | | | reset level 1 | | | | | | assertion | 2.1 | V | | | | de-assertion | 2.2 | V | | | | reset level 2 | | | | | | assertion | 2.4 | V | | | | de-assertion | 2.5 | V | | | | reset level 3 | | | | | | assertion | 2.6 | V | | | | de-assertion | 2.8 | V | <sup>[1]</sup> Interrupt levels are selected by writing the level value to the BOD control register BODCTRL. # 13.2 Internal voltage reference Table 21. Internal voltage reference static and dynamic characteristics | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------|---------------------------|------------------------------------|-----|-------|-------|-------|------| | Vo | output voltage | $T_{amb}$ = -40 °C to +105 °C | [1] | 0.855 | 0.900 | 0.945 | V | | | | T <sub>amb</sub> = 70 °C to 105 °C | [2] | - | 0.906 | - | V | | | | T <sub>amb</sub> = 50 °C | [2] | - | 0.905 | - | V | | | | T <sub>amb</sub> = 25 °C | [4] | 0.893 | 0.903 | 0.913 | V | | | | T <sub>amb</sub> = 0 °C | [2] | - | 0.902 | - | V | | | | T <sub>amb</sub> = −20 °C | [2] | - | 0.899 | - | V | | | | T <sub>amb</sub> = −40 °C | [2] | - | 0.896 | - | V | | t <sub>s(pu)</sub> | power-up<br>settling time | to 99% of V <sub>O</sub> | [3] | - | 155 | 195 | μS | <sup>[1]</sup> Characterized through simulation. <sup>[2]</sup> Typical ratings are not guaranteed. The values listed are for room temperature (25 °C), V<sub>DD</sub> = 3.3 V, typical samples. <sup>[2]</sup> Characterized on a typical silicon sample. - [3] Typical values are derived from nominal simulation ( $V_{DD}$ = 3.3 V; $T_{amb}$ = 27 °C; nominal process models). Maximum values are derived from worst case simulation ( $V_{DD}$ = 2.6 V; $T_{amb}$ = 105 °C; slow process models). - [4] Maximum and minimum values are measured on samples from the corners of the process matrix lot. # 13.3 Comparator Table 22. Comparator characteristics $V_{DD}$ = 3.0 V and $T_{amb}$ = 27 °C unless noted otherwise. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|------------------------------|--------------------------------------------------|-----|-----|----------|------| | Static cha | aracteristics | | - | | | | | $V_{\text{ref(cmp)}}$ | comparator reference voltage | pin PIO0_6/VDDCMP configured for function VDDCMP | 1.5 | - | 3.6 | V | | I <sub>DD</sub> | supply current | | - | 55 | - | μΑ | | V <sub>IC</sub> | common-mode input voltage | | 0 | - | $V_{DD}$ | V | | DV <sub>O</sub> | output voltage variation | | 0 | - | $V_{DD}$ | V | | V <sub>offset</sub> | offset voltage | V <sub>IC</sub> = 0.1 V | - | 1.9 | - | mV | | | | V <sub>IC</sub> = 1.5 V | - | 2.1 | - | mV | | | | V <sub>IC</sub> = 2.8 V | - | 2.0 | | mV | | Dynamic | characteristics | | , | | | | | t <sub>startup</sub> | start-up time | nominal process | - | 4 | - | μS | Table 22. Comparator characteristics ...continued $V_{DD}$ = 3.0 V and $T_{amb}$ = 27 °C unless noted otherwise. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |------------------|--------------------|--------------------------------------------------------------------------|------------|-----|-----------|-----|------| | t <sub>PD</sub> | propagation delay | HIGH to LOW; $V_{DD} = 3.0 \text{ V}$ ; | | - | 109 | 121 | | | | | V <sub>IC</sub> = 0.1 V; 50 mV overdrive input | <u>[1]</u> | | | | ns | | | | V <sub>IC</sub> = 0.1 V; rail-to-rail input | [1] | - | 155 | 164 | ns | | | | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input | [1] | - | 95 | 105 | ns | | | | V <sub>IC</sub> = 1.5 V; rail-to-rail input | [1] | - | 101 | 108 | ns | | | | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input | [1] | - | 122 | 129 | ns | | | | V <sub>IC</sub> = 2.9 V; rail-to-rail input | [1] | - | 74 | 82 | ns | | t <sub>PD</sub> | propagation delay | LOW to HIGH; V <sub>DD</sub> = 3.0 V; | | - | 246 | 260 | | | | | V <sub>IC</sub> = 0.1 V; 50 mV overdrive input | <u>[1]</u> | | | | ns | | | | V <sub>IC</sub> = 0.1 V; rail-to-rail input | [1] | - | 57 | 59 | ns | | | | V <sub>IC</sub> = 1.5 V; 50 mV overdrive input | [1] | - | 218 | | ns | | | | V <sub>IC</sub> = 1.5 V; rail-to-rail input | [1] | - | 146 | 155 | ns | | | | V <sub>IC</sub> = 2.9 V; 50 mV overdrive input | [1] | - | 184 | 206 | ns | | | | V <sub>IC</sub> = 2.9 V; rail-to-rail input | [1] | - | 250 | 286 | ns | | $V_{hys}$ | hysteresis voltage | positive hysteresis; $V_{DD} = 3.0 \text{ V}$ ; $V_{IC} = 1.5 \text{ V}$ | [2] | - | 6, 11, 21 | - | mV | | $V_{hys}$ | hysteresis voltage | negative hysteresis; $V_{DD}$ = 3.0 V; $V_{IC}$ = 1.5 V | [2][2] | - | 4, 9, 19 | - | mV | | R <sub>lad</sub> | ladder resistance | - | | - | 1.034 | - | MΩ | <sup>[1]</sup> $C_L = 10 \text{ pF}$ ; results from measurements on silicon samples over process corners and over the full temperature range $T_{amb} = -40 \,^{\circ}\text{C}$ to +105 °C. Typical data are for $T_{amb} = 27 \,^{\circ}\text{C}$ . Table 23. Comparator voltage ladder dynamic characteristics | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------------------|---------------------------|---------------------------------------------|------------|-----|-----|-----|------| | t <sub>s(pu)</sub> | power-up settling<br>time | to 99% of voltage<br>ladder output<br>value | [1] | - | - | 30 | μs | | t <sub>s(sw)</sub> | switching settling time | to 99% of voltage<br>ladder output<br>value | [1]<br>[2] | - | - | 15 | μS | <sup>[1]</sup> Maximum values are derived from worst case simulation ( $V_{DD}$ = 2.6 V; $T_{amb}$ = 105 °C; slow process models). <sup>[2]</sup> Input hysteresis is relative to the reference input channel and is software programmable to three levels. <sup>[2]</sup> Settling time applies to switching between comparator channels. Table 24. Comparator voltage ladder reference static characteristics $V_{DD}$ = 3.3 V; $T_{amb}$ = -40 $^{\circ}$ C to + 105 $^{\circ}$ C. | Symbol | Parameter | Conditions | | Min | Тур | Max[1] | Unit | |-------------------|----------------------|---------------------------------|-----|-----|------|--------|------| | E <sub>V(O)</sub> | output voltage error | Internal V <sub>DD</sub> supply | | | | | | | | | decimal code = 00 | [2] | - | 0 | 0 | % | | | | decimal code = 08 | | - | 0 | ±0.4 | % | | | | decimal code = 16 | | - | -0.2 | ±0.2 | % | | | | decimal code = 24 | | - | -0.2 | ±0.2 | % | | | | decimal code = 30 | | - | -0.1 | ±0.1 | % | | | | decimal code = 31 | | - | -0.1 | ±0.1 | % | | E <sub>V(O)</sub> | output voltage error | External VDDCMP supply | | | | | | | | | decimal code = 00 | | - | 0 | 0 | % | | | | decimal code = 08 | | - | -0.1 | ±0.5 | % | | | | decimal code = 16 | | - | -0.2 | ±0.4 | % | | | | decimal code = 24 | | - | -0.2 | ±0.3 | % | | | | decimal code = 30 | | - | -0.2 | ±0.2 | % | | | | decimal code = 31 | | - | -0.1 | ±0.1 | % | <sup>[1]</sup> Measured over a polyresistor matrix lot with a 2 kHz input signal and overdrive < 100 $\mu$ V. <sup>[2]</sup> All peripherals except comparator and IRC turned off. # 14. Application information ## 14.1 Typical wake-up times Table 25. Typical wake-up times (3.3 V, Temp = 25 °C) | Power modes | V <sub>DD</sub> current | Wake-up time | |-------------------------------------|-------------------------|--------------| | Sleep mode (12 MHz)[1][2] | 0.7 mA | 2.6 μs | | Deep-sleep mode[1][3] | 150 μΑ | 4 μs | | Power-down mode[1][3] | 0.9 μΑ | 50 μs | | Deep Power-down mode <sup>[4]</sup> | 170 nA | 215 μs | - [1] The wake-up time measured is the time between when a GPIO input pin is triggered to wake the device up from the low power modes and from when a GPIO output pin is set in the interrupt service routine (ISR) wake-up handler. - [2] IRC enabled, all peripherals off. - [3] Watchdog oscillator disabled, Brown-Out Detect (BOD) disabled. - [4] Self wakeup-timer disabled. Wake-up from deep power-down causes the LPC800 to go through entire reset process. The wake-up time measured is the time between when a wake-up pin is triggered to wake the device up from the low power modes and from when a GPIO output pin is set in the reset handler. ## 14.2 XTAL input The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with $C_i$ = 100 pF. To limit the input voltage to the specified range, choose an additional capacitor to ground $C_g$ which attenuates the input voltage by a factor $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed. In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (Figure 36), with an amplitude between 200 mV (RMS) and 1000 mV (RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected. External components and models used in oscillation mode are shown in <u>Figure 37</u> and in <u>Table 26</u> and <u>Table 27</u>. Since the feedback resistance is integrated on chip, only a crystal and the capacitances $C_{X1}$ and $C_{X2}$ need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L, $C_L$ and $R_S$ ). Capacitance $C_P$ in <u>Figure 37</u> represents the parallel package capacitance and should not be larger than 7 pF. Parameters $F_{OSC}$ , $C_L$ , $R_S$ and $C_P$ are supplied by the crystal manufacturer (see <u>Table 26</u>). Fig 37. Oscillator modes and models: oscillation mode of operation and external crystal model used for $C_{X1}/C_{X2}$ evaluation Table 26. Recommended values for C<sub>X1</sub>/C<sub>X2</sub> in oscillation mode (crystal and external components parameters) low frequency mode | Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> | |----------------------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------| | 1 MHz to 5 MHz | 10 pF | < 300 Ω | 18 pF, 18 pF | | | 20 pF | < 300 Ω | 39 pF, 39 pF | | | 30 pF | < 300 Ω | 57 pF, 57 pF | | 5 MHz to 10 MHz | 10 pF | < 300 Ω | 18 pF, 18 pF | | | 20 pF | < 200 Ω | 39 pF, 39 pF | | | 30 pF | < 100 Ω | 57 pF, 57 pF | | 10 MHz to 15 MHz | 10 pF | < 160 Ω | 18 pF, 18 pF | | | 20 pF | < 60 Ω | 39 pF, 39 pF | | 15 MHz to 20 MHz | 10 pF | < 80 Ω | 18 pF, 18 pF | Table 27. Recommended values for $C_{\chi 1}/C_{\chi 2}$ in oscillation mode (crystal and external components parameters) high frequency mode | Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> | |----------------------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------| | 15 MHz to 20 MHz | 10 pF | < 180 Ω | 18 pF, 18 pF | | | 20 pF | < 100 Ω | 39 pF, 39 pF | | 20 MHz to 25 MHz | 10 pF | < 160 Ω | 18 pF, 18 pF | | | 20 pF | < 80 Ω | 39 pF, 39 pF | NXP Semiconductors LPC81xM #### 32-bit ARM Cortex-M0+ microcontroller # 14.3 XTAL Printed Circuit Board (PCB) layout guidelines The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors $C_{x1}$ , $C_{x2}$ , and $C_{x3}$ in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of $C_{x1}$ and $C_{x2}$ should be chosen smaller accordingly to the increase in parasitics of the PCB layout. # 14.4 ElectroMagnetic Compatibility (EMC) Radiated emission measurements according to the IEC61967-2 standard using the TEM-cell method are shown for part LPC812M101FDH20. Table 28. ElectroMagnetic Compatibility (EMC) for part LPC812M101 (TEM-cell method) $V_{DD} = 3.3 \text{ V}$ ; $T_{amb} = 25 \text{ }^{\circ}\text{C}$ . | Parameter | Frequency band | System cl | ock = | | Unit | |-------------------|--------------------------|-----------|--------|--------|------| | | | 12 MHz | 24 MHz | 30 MHz | | | Input clock: IRC | (12 MHz) | | · | · | · | | maximum peak | 1 MHz to 30 MHz | -6 | -5 | -5 | dBμV | | level | 30 MHz to 150 MHz | -2 | -1 | -2 | dBμV | | | 150 MHz to 1 GHz | -1 | -1 | -1 | dBμV | | IEC level[1] | - | 0 | 0 | 0 | - | | Input clock: crys | stal oscillator (12 MHz) | | | , | , | | maximum peak | 1 MHz to 30 MHz | -5 | -6 | -6 | dBμV | | level | 30 MHz to 150 MHz | -2 | -1 | -2 | dBμV | | | 150 MHz to 1 GHz | -1 | -2 | -1 | dBμV | | IEC level[1] | - | 0 | 0 | N | - | <sup>[1]</sup> IEC levels refer to Appendix D in the IEC61967-2 Specification. # 15. Package outline Fig 38. Package outline SOT097-2 (DIP8) ## TSSOP16: plastic thin shrink small outline package; 16 leads; body width 4.4 mm SOT403-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | Q | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 5.1<br>4.9 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.40<br>0.06 | 8°<br>0° | - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | ENCES | EUROPEAN | ISSUE DATE | |----------|-----|--------|-------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | PROJECTION | ISSUE DATE | | SOT403-1 | | MO-153 | | | <del>99-12-27</del><br>03-02-18 | Fig 39. Package outline SOT403-1 (TSSOP16) ## SO20: plastic small outline package; 20 leads; body width 7.5 mm SOT163-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | С | D <sup>(1)</sup> | E <sup>(1)</sup> | е | HE | L | Lp | Q | v | w | у | z <sup>(1)</sup> | θ | |--------|-----------|----------------|----------------|----------------|----------------|----------------|------------------|------------------|------|----------------|-------|----------------|----------------|------|------|-------|------------------|----| | mm | 2.65 | 0.3<br>0.1 | 2.45<br>2.25 | 0.25 | 0.49<br>0.36 | 0.32<br>0.23 | 13.0<br>12.6 | 7.6<br>7.4 | 1.27 | 10.65<br>10.00 | 1.4 | 1.1<br>0.4 | 1.1<br>1.0 | 0.25 | 0.25 | 0.1 | 0.9<br>0.4 | 8° | | inches | 0.1 | 0.012<br>0.004 | 0.096<br>0.089 | 0.01 | 0.019<br>0.014 | 0.013<br>0.009 | 0.51<br>0.49 | 0.30<br>0.29 | 0.05 | 0.419<br>0.394 | 0.055 | 0.043<br>0.016 | 0.043<br>0.039 | 0.01 | 0.01 | 0.004 | 0.035<br>0.016 | 0° | ### Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | | |----------|--------|--------|----------|------------|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT163-1 | 075E04 | MS-013 | | | | <del>99-12-27</del><br>03-02-19 | | Fig 40. Package outline SOT163-1 (SO20) ## TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm SOT360-1 | UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp | C | D <sup>(1)</sup> | E <sup>(2)</sup> | е | HE | L | Lp | ø | v | w | у | Z <sup>(1)</sup> | θ | |------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------| | mm | 1.1 | 0.15<br>0.05 | 0.95<br>0.80 | 0.25 | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4 | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2 | 8°<br>0° | - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | | REFER | EUROPEAN | ISSUE DATE | | | |---------|----------|-----|--------|----------|------------|------------|---------------------------------| | | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT360-1 | | MO-153 | | | | <del>99-12-27</del><br>03-02-19 | Fig 41. Package outline SOT360-1 (TSSOP20) Fig 42. Package outline SOT1341-1 (XSON16) # 16. Soldering Fig 43. Reflow soldering of the TSSOP16 package 69 of 78 Fig 45. Reflow soldering of the TSSOP20 package NXP Semiconductors LPC81xM #### 32-bit ARM Cortex-M0+ microcontroller # 17. Abbreviations Table 29. Abbreviations | Acronym | Description | |---------|---------------------------------------------| | AHB | Advanced High-performance Bus | | APB | Advanced Peripheral Bus | | BOD | BrownOut Detection | | GPIO | General-Purpose Input/Output | | PLL | Phase-Locked Loop | | RC | Resistor-Capacitor | | SPI | Serial Peripheral Interface | | SMBus | System Management Bus | | TEM | Transverse ElectroMagnetic | | UART | Universal Asynchronous Receiver/Transmitter | # 18. References [1] I2C-bus specification UM10204. 72 of 78 # 19. Revision history Table 30. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | | | | | |----------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------|--|--|--|--| | LPC81XM v.4.7 | 20210319 | Product data sheet | - | LPC81XM v.4.6 | | | | | | | • Updated Tabl | e 11 "Power-up characte | ristics" , Table 7 "Li | miting values", and Table 9 | | | | | | | "Static characte | eristics". | | | | | | | | | | | | | | | | | | LPC81XM v.4.6 | 20180404 | Product data sheet | 2018040041 | LPC81XM v.4.5 | | | | | | Modifications: | Updated to | able note 2 of Section 12 | .1 "Power-up ramp | conditions". | | | | | | LPC81XM v.4.5 | 20160603 | Product data sheet | - | LPC81XM v.4.4 | | | | | | Modifications: | | ction 12.1 "Power-up ram | • | | | | | | | | <ul> <li>Updated Figure 4 "Pin configuration SO20 package (LPC812M101JD20)": Corrected<br/>function of pin 12 to ACMP_I2.</li> </ul> | | | | | | | | | | | ne remark in Section 8.12<br>101JTB16, LPC812M101 | | USART2 is available on parts 12M101JDH20 only. | | | | | | LPC81XM v.4.4 | 20150619 | Product data sheet | - | LPC81XM v.4.3 | | | | | | Modifications: | Section 14 | .4 "ElectroMagnetic Con | npatibility (EMC)" a | dded. | | | | | | LPC81XM v.4.3 | 20140422 | Product data sheet | - | LPC81XM v.4.2 | | | | | | Modifications: | Section 8.3 | 20.2 "Clock input" update | ed for clarity. | 1 | | | | | | | <ul> <li>CLKIN signal removed from Table 13 "Dynamic characteristic: external clock (XTALIN inputs)".</li> </ul> | | | | | | | | | | | T" changed to "SCTimer | - | | | | | | | | | lew rate control from GPI | io teatures for clar | ity. | | | | | | | <ul> <li>MRT bus stall mode added.</li> <li>WWDT clock source corrected in Section 8.17.1.</li> </ul> | | | | | | | | | | Pin description table updated for clarification (I2C-bus pins, WAKEUP, RESET). | | | | | | | | | | <ul> <li>Added reflow solder diagram and thermal resistance numbers for XSON16<br/>(SOT1341-1).</li> </ul> | | | | | | | | | | , i | Added V <sub>ref(cmp)</sub> spec for F | PIO0 6/VDDCMP | | | | | | | LPC81XM v.4.2 | 20131210 | Product data sheet | | LPC81XM v.4.1 | | | | | | Modifications: | Corrected verti | cal axis marker in Figure | 21 "CoreMark sco | | | | | | | LPC81XM v.4.1 | 20131112 | Product data sheet | _ | LPC81XM v.4 | | | | | | Modifications: | Corrected | XSON16 pin information | in Figure 6 and Ta | ble 4. | | | | | | LPC81XM v.4 | 20131025 | Product data sheet | - | LPC81XM v.3.1 | | | | | | Modifications: | | ction 14.1 "Typical wake- | up times". | | | | | | | | | C812M101JTB16 and XS | • | | | | | | | LPC81XM v.3.1 | 20130916 | Product data sheet | - | LPC81XM v.3 | | | | | | Modifications: | | e pin interrupt features: Fep-sleep mode, and Pow | | ake up the part from Sleep e Section 8.11.1. | | | | | | | | tatic characteristics": Upd<br>power-down. | lated power numbe | ers for Deep-sleep, Power-down, | | | | | | | supply voli<br>temperatu | | ctive mode: Typical<br>o mode: Typical sup | al supply current IDD versus<br>supply current IDD versus<br>oply current IDD versus | | | | | Table 30. Revision history ...continued | Document ID | Release date Data sheet status Change notice Supersedes | | | | | | | | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--| | LPC81XM v.3 | 20130729 Product data sheet - LPC81XM v.2.1 | | | | | | | | | | <ul> <li>Operating temperature range changed to –40 °C to 105 °C.</li> </ul> | | | | | | | | | | <ul> <li>Type numbers updated to reflect the new operating temperature range. See Table 1<br/>"Ordering information" and Table 2 "Ordering options".</li> </ul> | | | | | | | | | | <ul> <li>ISP entry pin moved from PIO0_1 to PIO0_12 for TSSOP, and SSOP packages. See<br/>Table 4 and Table 6.</li> </ul> | | | | | | | | | | <ul> <li>Propagation delay values updated in Table 21 "Comparator characteristics".</li> </ul> | | | | | | | | | | SPI characteristics updated. See Section 12.6. | | | | | | | | | | IRC characteristics updated. See Section 12.3. | | | | | | | | | | CoreMark data updated. See Figure 19 and Figure 20. | | | | | | | | | | • IRC frequency changed to 12 MHz +/- 1.5 %. See Table 13. | | | | | | | | | | Data sheet status updated to Product data sheet. | | | | | | | | | LPC81XM v.2.1 | 20130325 Preliminary data sheet - LPC81XM v.2 | | | | | | | | | | Editorial updates (temperature sensor removed). | | | | | | | | | | <ul> <li>CoreMark data added. See Figure 19 "Active mode: CoreMark power consumption<br/>IDD" and Figure 20 "CoreMark score".</li> </ul> | | | | | | | | | | <ul> <li>I<sub>DD</sub> in Deep power-down mode added for condition Low-power oscillator on/WKT<br/>wake-up enabled. See Table 10.</li> </ul> | | | | | | | | | | <ul> <li>Table note 3 updated for Table 4 "Pin description table (fixed pins)".</li> </ul> | | | | | | | | | | <ul> <li>Conditions for t<sub>er</sub> and t<sub>prog</sub> updated in Table 12 "Flash characteristics".</li> </ul> | | | | | | | | | | Section 13.3 "Internal voltage reference" added. | | | | | | | | | | Typical timing data added for SPI. See Section 12.6. | | | | | | | | | | <ul> <li>Typical timing data added for USART in synchronous mode. See Section 12.7.</li> </ul> | | | | | | | | | l | BOD characterization added. See Section 13.1. | | | | | | | | | l | <ul> <li>IRC characterization added. See Section 12.3.</li> </ul> | | | | | | | | | l | <ul> <li>Internal voltage reference characteristics added. See Section 13.3.</li> </ul> | | | | | | | | | | Data sheet status changed to Preliminary data sheet. | | | | | | | | | LPC81XM v.2 | 20130128 Objective data sheet - LPC81XM v.1 | | | | | | | | | Modifications: | <ul> <li>MTB memory space changed to 1 kB in Figure 6.</li> </ul> | | | | | | | | | | Electrical pin characteristics added in Table 10. | | | | | | | | | | <ul> <li>Figure 11 "Connecting the SWD pins to a standard SWD connector" added.</li> </ul> | | | | | | | | | | Peripheral power consumption added in Table 11. | | | | | | | | | | Table 7 updated. | | | | | | | | | | <ul> <li>MRT implementation changed to 31-bit timer.</li> </ul> | | | | | | | | | | <ul> <li>Power consumption data in active and sleep mode with IRC added. See Figure 13 to<br/>Figure 15.</li> </ul> | | | | | | | | | l | <ul> <li>Power consumption (parameter I<sub>DD</sub>) in active and sleep mode for low-power mode a<br/>12 MHz corrected in Table 10.</li> </ul> | | | | | | | | | | • Person consumption (a consented by the entire and also made at 04 MHz added in | | | | | | | | | | <ul> <li>Power consumption (parameter I<sub>DD</sub>) in active and sleep mode at 24 MHz added in<br/>Table 10.</li> </ul> | | | | | | | | | | Table 10. | | | | | | | | | | Table 10. | | | | | | | | 74 of 78 # 22. Contents | 1 | General description | . 1 | 8.20.1.1 | Internal RC Oscillator (IRC) | 25 | |----------------|-----------------------------------------------|-----|------------------------------|----------------------------------------------------------|----| | 2 | Features and benefits | . 1 | 8.20.1.2 | Crystal Oscillator (SysOsc) | 25 | | 3 | Applications | | 8.20.1.3 | Internal Low-power Oscillator and Watchdog | | | 4 | Ordering information | | | Oscillator (WDOsc) | | | 4.1 | Ordering options | | 8.20.2 | Clock input | | | | | | 8.20.3 | System PLL | | | 5 | Marking | | 8.20.4 | Clock output | | | 6 | Block diagram | | 8.20.5 | Wake-up process | | | 7 | Pinning information | . 6 | 8.20.6 | Power control | | | 7.1 | Pinning | . 6 | 8.20.6.1 | Power profiles | | | 7.2 | Pin description | . 8 | 8.20.6.2 | Sleep mode | | | 8 | Functional description | 13 | 8.20.6.3 | Deep-sleep mode | | | 8.1 | ARM Cortex-M0+ core | | 8.20.6.4 | Power-down mode | | | 8.2 | On-chip flash program memory | | 8.20.6.5 | Deep power-down mode | | | 8.3 | On-chip SRAM | | 8.21 | System control | | | 8.4 | On-chip ROM | | 8.21.1<br>8.21.2 | Reset | | | 8.5 | Nested Vectored Interrupt Controller (NVIC) . | 13 | 8.21.3 | Brownout detection | | | 8.5.1 | Features | | 8.21.4 | Code security (Code Read Protection - CRP) APB interface | | | 8.5.2 | Interrupt sources | 13 | 8.21. <del>4</del><br>8.21.5 | AHBLite | | | 8.6 | System tick timer | 14 | 8.22 | Emulation and debugging | | | 8.7 | Memory map | 14 | | | | | 8.8 | I/O configuration | | | Limiting values | | | 8.8.1 | Standard I/O pad configuration | 16 | | Thermal characteristics | | | 8.9 | Switch Matrix (SWM) | 17 | 11 9 | Static characteristics | 33 | | 8.10 | Fast General-Purpose parallel I/O (GPIO) | | 11.1 | Power consumption | 37 | | 8.10.1 | Features | | 11.2 | CoreMark data | 41 | | 8.11 | Pin interrupt/pattern match engine | | 11.3 | Peripheral power consumption | | | 8.11.1 | Features | | 11.4 | Electrical pin characteristics | 43 | | 8.12 | USART0/1/2 | | 12 I | Dynamic characteristics | 46 | | 8.12.1 | Features | | 12.1 | Power-up ramp conditions | | | 8.13 | SPI0/1 | | 12.2 | Flash memory | | | 8.13.1 | Features | | 12.3 | External clock for the oscillator in slave mode | | | 8.14 | I2C-bus interface | | 12.4 | Internal oscillators | 48 | | 8.14.1 | Features | 20 | 12.5 | I/O pins | 49 | | 8.15 | State-Configurable Timer/PWM | 00 | 12.6 | I <sup>2</sup> C-bus | 49 | | 0.45.4 | (SCTimer/PWM) | | 12.7 | SPI interfaces | 51 | | 8.15.1 | Features | | 12.8 | USART interface | 54 | | 8.16 | Multi-Rate Timer (MRT) | | 13 | Analog characteristics | 55 | | 8.16.1 | Features | | 13.1 | BOD | | | 8.17<br>8.17.1 | Windowed WatchDog Timer (WWDT) | | 13.2 | Internal voltage reference | | | 8.18 | Features | | 13.3 | Comparator | | | 8.18.1 | | | | Application information | | | 8.19 | Features | | 14.1 | Typical wake-up times | | | 8.19.1 | Features | | 14.2 | XTAL input | | | 8.20 | Clocking and power control | | 14.3 | XTAL Printed Circuit Board (PCB) layout | 00 | | 8.20.1 | Crystal and internal oscillators | | | guidelines | 61 | | 5.20.1 | organia in a internal obtiliatora | - ' | 14.4 | ElectroMagnetic Compatibility (EMC) | | | | | | | J , , -, | | continued >> **NXP Semiconductors** # 32-bit ARM Cortex-M0+ microcontroller | 15 | Package outline 63 | |------|------------------------| | 16 | Soldering 68 | | 17 | Abbreviations72 | | 18 | References | | 19 | Revision history | | 20 | Legal information79 | | 20.1 | Data sheet status | | 20.2 | Definitions | | 20.3 | Disclaimers | | 20.4 | Trademarks76 | | 21 | Contact information 70 | | 22 | Contents 7 | How To Reach Us Home Page: nxp.com Web Support: nxp.com/support Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. **Right to make changes** - NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Security — Customer understands that all NXP products may be subject to unidentified or documented vulnerabilities. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at PSIRT@nxp.com) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product Table continues on the next page... design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Hazardous voltage** — Although basic supply voltages of the product may be much lower, circuit voltages up to 60 V may appear when operating this product, depending on settings and application. Customers incorporating or otherwise using these products in applications where such high voltages may appear during operation, assembly, test etc. of such application, do so at their own risk. Customers agree to fully indemnify NXP Semiconductors for any damages resulting from or in connection with such high voltages. Furthermore, customers are drawn to safety standards (IEC 950, EN 60 950, CENELEC, ISO, etc.) and other (legal) requirements applying to such high voltages. **Bare die** — All die are tested on compliance with their related technical specifications as stated in this data sheet up to the point of wafer sawing and are handled in accordance with the NXP Semiconductors storage and transportation conditions. If there are data sheet limits not guaranteed, these will be separately indicated in the data sheet. There are no post-packing tests performed on individual die or wafers. NXP Semiconductors has no control of third party procedures in the sawing, handling, packing or assembly of the die. Accordingly, NXP Semiconductors assumes no liability for device functionality or performance of the die or systems after third party sawing, handling, packing or assembly of the die. It is the responsibility of the customer to test and qualify their application in which the die is used. All die sales are conditioned upon and subject to the customer entering into a written die sale agreement with NXP Semiconductors through its legal department. **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. NXP, the NXP logo, NXP SECURE CONNECTIONS FOR A SMARTER WORLD, GREENCHIP, HITAG, ICODE, JCOP, LIFE, VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, CodeWarrior, ColdFire, ColdFire+, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorlQ, QorlQ Qonverge, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, Tower, TurboLink, EdgeScale, EdgeLock, elQ, and Immersive3D are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. M, M Mobileye and other Mobileye trademarks or logos appearing herein are trademarks of Mobileye Vision Technologies Ltd. in the United States, the EU and/or other jurisdictions. © NXP B.V. 2012-2021. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com