# 16-Mbit (2 M × 8) Static RAM #### **Features** - Very high speed ☐ 55 ns - Wide voltage range □ 2.2 V–3.6 V - Ultra-low active power - □ Typical active current: 2 mA at f = 1 MHz - $\Box$ Typical active current: 15 mA at f = f<sub>Max</sub> (55 ns Speed) - Ultra-low standby power - Easy memory expansion with $\overline{CE}_1$ , $CE_2$ and $\overline{OE}$ features - Automatic power-down when deselected - Complementary metal oxide semiconductor (CMOS) for optimum speed/power - Available in non Pb-free 48-ball very fine ball grid array (VFBGA) package. #### **Functional Description** The CY62168DV30 is a high-performance CMOS static RAMs organized as 2048Kbit words by 8 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL®) in portable applications such as cellular telephones. The device also has an automatic power-down feature that significantly reduces power consumption. The device can be put into standby mode reducing power consumption by 90% when addresses are not toggling. The device can be put into standby mode reducing power consumption by more than 99% when deselected Chip Enable 1 $(\overline{CE}_1)$ HIGH or Chip Enable 2 $(CE_2)$ LOW. The input/output pins $(I/O_0$ through $I/O_7)$ are placed in a high-impedance state when: deselected Chip Enable 1 $(\overline{CE}_1)$ HIGH or Chip Enable 2 $(CE_2)$ LOW, outputs are disabled $(\overline{OE}$ HIGH), or during a write operation $(\underline{Chip}$ Enable 1 $(\overline{CE}_1)$ LOW and Chip Enable 2 $(CE_2)$ HIGH and $\overline{WE}$ LOW). <u>Writing</u> to the device is accomplished by taking Chip Enable 1 ( $\overline{\text{CE}}_1$ ) LOW and Chip Enable 2 ( $\overline{\text{CE}}_2$ ) HIGH and Write Enable (WE) input LOW. Data on the eight I/O pins (I/O $_0$ through I/O $_7$ ) is then written into the location specified on the address pins( $\overline{\text{A}}_0$ through $\overline{\text{A}}_{20}$ ). Reading from the device is accomplished by taking Chip Enable 1 ( $\overline{\text{CE}}_1$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW and Chip Enable 2 ( $\overline{\text{CE}}_2$ ) HIGH while forcing Write Enable ( $\overline{\text{WE}}$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins. The eight input/output pins (I/O $_0$ through I/O $_7$ ) are placed in a high-impedance state when the device is deselected (CE $_1$ LOW and CE $_2$ HIGH), the outputs are disabled (OE HIGH), or during a write operation (CE $_1$ LOW and CE $_2$ HIGH and WE LOW). See the Truth Table on page 10 for a complete description of read and write modes. For a complete list of related documentation, click here. #### **Logic Block Diagram** Cypress Semiconductor Corporation Document Number: 38-05329 Rev. \*M 198 Champion Court San Jose, CA 95134-1709 408-943-2600 Revised December 3, 2015 ### **Contents** | Product Portfolio | 3 | |--------------------------------|---| | Pin Configuration | 3 | | Maximum Ratings | 4 | | Operating Range | | | DC Electrical Characteristics | | | Capacitance | 5 | | Thermal Resistance | 5 | | AC Test Loads and Waveforms | 5 | | Data Retention Characteristics | 6 | | Data Retention Waveform | | | Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | | | | Ordering Information | 11 | |-----------------------------------------|----| | Ordering Code Definitions | 11 | | Package Diagram | | | Acronyms | 13 | | Document Conventions | 13 | | Units of Measure | 13 | | Document History Page | 14 | | Sales, Solutions, and Legal Information | 15 | | Worldwide Sales and Design Support | 15 | | Products | 15 | | PSoC® Solutions | 15 | | Cypress Developer Community | 15 | | Technical Support | 15 | #### **Product Portfolio** | | | | | | | Power | Dissipatio | n | | | |---------------|---------------------------|--------------------|-------------------------------|------|--------------------|--------------------------------|----------------------|-------------------------------|--------------------------------|-----| | Product | V <sub>CC</sub> Range (V) | | Product V <sub>CC</sub> Range | | Speed | Operating I <sub>CC</sub> (mA) | | Standby I <sub>SB2</sub> (μA) | | | | Troduct | | | | (ns) | f = 1 MHz | | f = f <sub>Max</sub> | | Stariuby is <sub>B2</sub> (μA) | | | | Min | Typ <sup>[1]</sup> | Max | | Typ <sup>[1]</sup> | Max | Typ <sup>[1]</sup> | Max | Typ <sup>[1]</sup> | Max | | CY62168DV30LL | 2.2 | 3.0 | 3.6 | 55 | 2 | 4 | 15 | 30 | 2.5 | 22 | # **Pin Configuration** Figure 1. 48-ball VFBGA pinout (Top View) [2] #### Notes Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C. DNU pins have to be left floating or tied to V<sub>SS</sub> to ensure proper operation. ### **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage temperature ......-65 °C to +150 °C Ambient temperature with Supply voltage to ground potential ...... -0.3 V to V<sub>CC(max)</sub> + 0.3 V DC voltage applied to outputs in High-Z state $^{[3,\;4]}$ .....-0.3 V to V $_{\rm CC(max)}$ + 0.3 V | DC input voltage [3, 4] | $-0.3 \text{ V to V}_{CC(max)} + 0.3 \text{ V}$ | |---------------------------------------------------------|-------------------------------------------------| | Output current into outputs (LOW) | ` ' | | Static discharge voltage (per MIL-STD-883, Method 3015) | > 2001 V | | Latch-up current | > 200 mA | #### **Operating Range** | Range | Ambient Temperature (T <sub>A</sub> ) [5] | <b>V</b> cc <sup>[6]</sup> | |------------|-------------------------------------------|----------------------------| | Industrial | –40 °C to +85 °C | 2.2 V-3.6 V | #### **DC Electrical Characteristics** Over the Operating Range | | <b>5</b> | T | С | CY62168DV30-55 | | | | |------------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|----------------|-----------------------|------|--| | Parameter | Description | Test Conditions | Min | <b>Typ</b> [7] | Max | Unit | | | V <sub>OH</sub> | Output HIGH voltage | $2.2 \text{ V} \le \text{V}_{CC} \le 2.7 \text{ V}$ $I_{OH} = -0.1 \text{ m/s}$ | A 2.0 | _ | _ | V | | | | | $2.7 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}$ $\text{I}_{OH} = -1.0 \text{ m/s}$ | A 2.4 | _ | _ | | | | V <sub>OL</sub> | Output LOW voltage | $2.2 \text{ V} \le \text{V}_{CC} \le 2.7 \text{ V}$ $\text{I}_{OL} = 0.1 \text{ mA}$ | _ | _ | 0.4 | V | | | | | $2.7 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}$ $\text{I}_{OL} = 2.1 \text{ mA}$ | _ | _ | 0.4 | | | | V <sub>IH</sub> | Input HIGH voltage | $2.2~\text{V} \leq \text{V}_{\text{CC}} \leq 2.7~\text{V}$ | 1.8 | _ | V <sub>CC</sub> + 0.3 | V | | | | | $2.7 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}$ | 2.2 | _ | V <sub>CC</sub> + 0.3 | | | | V <sub>IL</sub> | Input LOW voltage | $2.2 \text{ V} \le \text{V}_{CC} \le 2.7 \text{ V}$ | -0.3 | _ | 0.6 | V | | | | | $2.7 \text{ V} \le \text{V}_{CC} \le 3.6 \text{ V}$ | -0.3 | _ | 0.8 | | | | I <sub>IX</sub> | Input leakage current | $GND \le V_I \le V_{CC}$ | -1 | _ | +1 | μΑ | | | I <sub>OZ</sub> | Output leakage current | $GND \le V_O \le V_{CC}$ , Output disabled | -1 | _ | +1 | μΑ | | | I <sub>CC</sub> | V <sub>CC</sub> operating supply current | $f = f_{Max} = 1/t_{RC}$ $V_{CC} = 3.6 V,$ | _ | 15 | 30 | mA | | | | | f = 1 MHz | _ | 2 | 4 | | | | I <sub>SB1</sub> | Automatic CE power-down current – CMOS inputs | $\label{eq:center} \begin{array}{l} \overline{CE}_1 \geq V_{CC} - 0.2 \text{ V, } CE_2 \leq 0.2 \text{ V,} \\ V_{IN} \geq V_{CC} - 0.2 \text{ V or } V_{IN} \leq 0.2 \text{ V,} \\ f = f_{Max} \text{ (Address and data only),} \end{array}$ | _ | 2.5 | 22 | μА | | | | | $f = 0 \ (\overline{OE}, \overline{WE})$ | | | | | | | I <sub>SB2</sub> | Automatic CE power-down current – CMOS inputs | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.2 \text{ V}, \text{CE}_2 \le 0.2 \text{ V}, \\ \text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.2 \text{ V} \text{ or } \text{V}_{\text{IN}} \le 0.2 \text{ V}, \\ \text{f} = 0, \text{V}_{\text{CC}} = 3.6 \text{ V}$ | _ | 2.5 | 22 | μА | | - Notes 3. V<sub>IL(min)</sub> = -2.0 V for pulse durations less than 20 ns. 4. V<sub>IH(max)</sub> = V<sub>CC</sub> + 0.75 V for pulse durations less than 20 ns. 5. T<sub>A</sub> is the "Instant-On" case temperature. 6. Full device AC operation assumes a 100 μs ramp time from 0 to V<sub>CC</sub>(min) and 100 μs wait time after V<sub>CC</sub> stabilization. 7. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ.)</sub>, T<sub>A</sub> = 25 °C. # Capacitance | Parameter [8] | Description Test Conditions | | Max | Unit | |------------------|-----------------------------|----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = V_{CC(typ.)}$ | 8 | pF | | C <sub>OUT</sub> | Output capacitance | | 10 | pF | #### **Thermal Resistance** | Parameter [8] | Description | Test Conditions | VFBGA | Unit | |----------------------|---------------------------------------|---------------------------------------------------------------------------|-------|------| | $\theta_{JA}$ | | Still air, soldered on a 3 × 4.5 inch,<br>two-layer printed circuit board | 55 | °C/W | | $\theta_{\text{JC}}$ | Thermal resistance (junction to case) | | 16 | °C/W | #### **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms | Parameters | 2.5 V | 3.0 V | Unit | |-----------------|-------|-------|------| | R1 | 16600 | 1103 | Ω | | R2 | 15400 | 1554 | Ω | | R <sub>TH</sub> | 8000 | 645 | Ω | | V <sub>TH</sub> | 1.2 | 1.75 | V | #### Note <sup>8.</sup> Tested initially and after any design or process changes that may affect these parameters. #### **Data Retention Characteristics** Over the Operating Range | Parameter | Description | Conditions | Min | <b>Typ</b> [10] | Max | Unit | |---------------------------------|--------------------------------------|----------------------------------------------------------------------------------------------------|-----|-----------------|-----|------| | $V_{DR}$ | V <sub>CC</sub> for data retention | | 1.5 | - | 3.6 | V | | I <sub>CCDR</sub> | Data retention current | V <sub>CC</sub> = 1.5 V, | _ | _ | 10 | μА | | | | $\overline{\text{CE}}_1 > \text{V}_{\text{CC}} - 0.2 \text{ V or } \text{CE}_2 \le 0.2 \text{ V},$ | | | | | | | | $V_{IN} > V_{CC} - 0.2 \text{ V or } V_{IN} \le 0.2 \text{ V}$ | | | | | | t <sub>CDR</sub> <sup>[9]</sup> | Chip deselect to data retention time | | 0 | _ | _ | ns | | t <sub>R</sub> <sup>[11]</sup> | Operation recovery time | | 55 | _ | _ | ns | #### **Data Retention Waveform** Figure 3. Data Retention Waveform <sup>Notes 9. Tested initially and after any design or process changes that may affect these parameters. 10. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC(typ)</sub>, T<sub>A</sub> = 25 °C. 11. Full Device AC operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> > 100 μs or stable at V<sub>CC(min)</sub> > 100 μs.</sup> # **Switching Characteristics** Over the Operating Range | Parameter [12] | Description | 55 | ns | I I mit | |-------------------|-----------------------------------------------------------------------|-----|-----|---------| | Parameter [12] | Description | Min | Max | Unit | | Read Cycle | | | • | | | t <sub>RC</sub> | Read cycle time | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 55 | ns | | t <sub>OHA</sub> | Data hold from address change | 10 | - | ns | | t <sub>ACE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to data valid | - | 55 | ns | | t <sub>DOE</sub> | OE LOW to data valid | - | 25 | ns | | t <sub>LZOE</sub> | OE LOW to low Z [13] | 5 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to high Z [13, 14] | _ | 20 | ns | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to low Z <sup>[13]</sup> | 10 | _ | ns | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to high Z [13, 14] | _ | 20 | ns | | t <sub>PU</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to power-up | 0 | _ | ns | | t <sub>PD</sub> | CE <sub>1</sub> HIGH or CE <sub>2</sub> LOW to power-down | _ | 55 | ns | | Write Cycle [15 | , 16] | • | • | | | t <sub>WC</sub> | Write cycle time | 55 | _ | ns | | t <sub>SCE</sub> | CE <sub>1</sub> LOW and CE <sub>2</sub> HIGH to write end | 40 | _ | ns | | t <sub>AW</sub> | Address setup to write end | 40 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | ns | | t <sub>SA</sub> | Address setup to write start | 0 | _ | ns | | t <sub>PWE</sub> | WE Pulse width | 40 | - | ns | | t <sub>SD</sub> | Data setup to write end | 25 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | ns | | t <sub>HZWE</sub> | WE LOW to high Z [13, 14] | _ | 20 | ns | | t <sub>LZWE</sub> | WE HIGH to low Z [13] | 10 | _ | ns | #### Notes <sup>12.</sup> Test conditions for all parameters other than tri-state parameters assume signal transition time of 3ns or less (1V/ns), timing reference levels of V<sub>CC(typ.)</sub>/2, input pulse levels of 0 to V<sub>CC(typ.)</sub>, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> as shown in the "AC Test Loads and Waveforms" section. 13. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> for any device. 14. t<sub>HZCE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> transitions are measured when the outputs enter a high impedance state. <sup>15.</sup> The internal write time of the memory is defined by the overlap of WE, CE<sub>1</sub> = V<sub>IL</sub>, and CE<sub>2</sub> = V<sub>IH</sub>. All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. 16. The minimum write pulse width for Write Cycle No. 3 (WE Controlled, OE LOW) should be equal to sum of t<sub>SD</sub> and t<sub>HZWE</sub>. ### **Switching Waveforms** CE<sub>1</sub> $t_{PWE}$ WE OE $t_{SD}$ $t_{HD}$ DATA I/O See Note 23 VALID DATA #### Notes - 17. <u>Device</u> is continuously selected. $\overline{OE}$ , $\overline{CE}_1 = V_{IL}$ , $CE_2 = V_{IH}$ . - 18. WE is HIGH for read cycle. - 18. WE is HIGH for read cycle. 19. Address valid prior to or coincident with $\overline{CE}_1$ transition LOW and $\underline{CE}_2$ transition HIGH. 20. The internal write time of the memory is defined by the overlap of $\overline{WE}$ , $\overline{CE}_1 = V_{IL}$ , and $\overline{CE}_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write $\underline{by}$ going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. 21. $\underline{Data}$ I/O is high impedance if $\overline{OE} = V_{IH}$ . 22. If $\overline{CE}_1$ goes HIGH or $\overline{CE}_2$ goes LOW simultaneously with $\overline{WE}$ HIGH, the output remains in high-impedance state. 23. During this period, the I/Os are in output state and input signals should not be applied. **ADDRESS** #### Switching Waveforms (continued) Figure 8. Write Cycle No. 3 (WE Controlled, OE LOW) [27] <sup>24.</sup> The internal write time of the memory is defined by the overlap of $\overline{WE}$ , $\overline{CE}_1 = V_{IL}$ , and $CE_2 = V_{IH}$ . All signals must be ACTIVE to initiate a write and any of these signals can terminate a write by going INACTIVE. The data input setup and hold timing should be referenced to the edge of the signal that terminates the write. 25. Data I/O is high impedance if $\overline{OE} = V_{IH}$ . 26. If $\overline{CE}_1$ goes HIGH or $CE_2$ goes LOW simultaneously with $\overline{WE}$ HIGH, the output remains in high-impedance state. 27. The minimum write cycle pulse width should be equal to sum of $t_{SD}$ and $t_{HZWE}$ . 28. During this period, the I/Os are in output state and input signals should not be applied. # **Truth Table** | CE <sub>1</sub> | CE <sub>2</sub> | WE | OE | Inputs/Outputs | Mode | Power | |-----------------|-----------------|----|----|------------------------------------------------|---------------------|----------------------------| | Н | Х | Χ | Χ | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | Х | L | Χ | Χ | High Z | Deselect/Power-down | Standby (I <sub>SB</sub> ) | | L | Н | Н | L | Data out (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Read | Active (I <sub>CC</sub> ) | | L | Н | L | Χ | Data in (I/O <sub>0</sub> –I/O <sub>7</sub> ) | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | High Z | Output disabled | Active (I <sub>CC</sub> ) | ## **Ordering Information** The following table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at <a href="http://www.cypress.com">http://www.cypress.com</a> and see product summary page at <a href="http://www.cypress.com/products">http://www.cypress.com/products</a>. Cypress maintains a worldwide network of offices, solution centers, manufacturers representatives and distributors. To find the office closest to you, visit us at <a href="http://www.cypress.com/go/datasheet/offices">http://www.cypress.com/go/datasheet/offices</a>. | Speed<br>(ns) | Ordering Code | Package<br>Diagram | Package Type | Operating Range | |---------------|---------------------|--------------------|-------------------------------|-----------------| | 55 | CY62168DV30LL-55BVI | 51-85178 | 48-ball FBGA (8 × 9.5 × 1 mm) | Industrial | Please contact your local Cypress sales representative for availability of these parts. #### **Ordering Code Definitions** ## **Package Diagram** Figure 9. 48-ball VFBGA (8 $\times$ 9.5 $\times$ 1.0 mm) BV48B Package Outline, 51-85178 51-85178 \*C Document Number: 38-05329 Rev. \*M # **Acronyms** | Acronym | Description | | | |---------|-----------------------------------------|--|--| | CMOS | Complementary Metal Oxide Semiconductor | | | | I/O | Input/Output | | | | SRAM | Static Random Access Memory | | | | VFBGA | Very Fine-Pitch Ball Grid Array | | | | TSOP | Thin Small Outline Package | | | ## **Document Conventions** #### **Units of Measure** | Symbol | Unit of Measure | | | | | |--------|-----------------|--|--|--|--| | °C | degree Celsius | | | | | | MHz | megahertz | | | | | | μΑ | microampere | | | | | | mA | milliampere | | | | | | ns | nanosecond | | | | | | Ω | ohm | | | | | | pF | picofarad | | | | | | V | volt | | | | | | W | watt | | | | | # **Document History Page** | ocument ocument | Title: CY621<br>Number: 38 | 68DV30 Mo<br>-05329 | BL <sup>®</sup> , 16-Mbit (2 | 2 M × 8) Static RAM | |-----------------|----------------------------|---------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 118409 | GUG | 09/30/02 | New data sheet. | | *A | 123693 | DPM | 02/05/03 | Changed status from Advance Information to Preliminary. Added Package Diagram. | | *B | 126556 | DPM | 04/24/03 | Minor change: Change sunset owner from DPM to HRT | | *C | 132869 | XRJ | 01/15/04 | Changed status from Preliminary to Final. | | *D | 272589 | PCI | See ECN | Added Pb-free package related information in all instances across the document. Updated Ordering Information. | | *E | 335864 | PCI | See ECN | Updated Pin Configuration: Updated Figure 1 (Added Address A <sub>20</sub> to ball G2). Updated Ordering Information: Removed redundant packages. | | *F | 492895 | VKN | See ECN | Changed address of Cypress Semiconductor Corporation on Page 1 from "3901 North First Street" to "198 Champion Court" Removed 70 ns speed bin related information in all instances across the document. Removed Low Power parts related information in all instances across the document. Updated Ordering Information. | | *G | 2914085 | NIKM | 04/15/10 | Updated Ordering Information: Removed inactive parts. Updated Package Diagram. | | *H | 3070774 | RAME | 10/27/10 | Changed all table notes to footnotes in all instances across the document. Added Ordering Code Definitions. Added Acronyms and Units of Measure. Updated to new template. | | * | 3090588 | AJU | 11/19/10 | Post to external web. | | *J | 3329789 | RAME | 07/27/11 | Updated Functional Description: Removed Note "For best-practice recommendations, please refer to the Cypress application note entitled System Design Guidelines, available at http://www.cypress.com website" and its reference. Updated to new template. | | *K | 4192919 | VINI | 11/15/2013 | Updated Package Diagram: spec 51-85178 – Changed revision from *A to *C. Updated to new template. Completing Sunset Review. | | *L | 4574377 | VINI | 11/19/2014 | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end | | *M | 5036233 | VINI | 12/03/2015 | Updated Switching Characteristics: Added Note 16 and referred the same note in "Write Cycle". Updated Switching Waveforms: Added Note 27 and referred the same note in Figure 8. Updated to new template. Completing Sunset Review. | ### Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive Clocks & Buffers Interface Lighting & Power Control Memory **PSoC Touch Sensing** **USB Controllers** Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless #### PSoC® Solutions psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Community | Forums | Blogs | Video | Training #### **Technical Support** cypress.com/go/support © Cypress Semiconductor Corporation, 2002-2015. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.