# PN7160\_PN7161 # **Near Field Communication (NFC) controller** Rev. 3.9 — 8 March 2023 Product data sheet ### 1 Introduction This data sheet describes the PN7160 and PN7161 NFC controllers with NCI interface and integrated firmware. The PN7161 support all features of PN7160 plus "Enhanced Contactless Polling" (ECP) by Apple (see Ref. [13]). Please note, that the ECP feature is available after formal authorization only. In the following document PN7160 refers to PN7160 and PN7161, otherwise stated. This data sheet requires additional documents for functional chip description and design in. Refer to the references listed in this document for full list of documentation provided by NXP. # 2 General description PN7160 is an NFC controller designed for integration in mobile devices and devices compliant with NFC standards (NFC Forum, NCI). PN7160 is designed based on experience from previous NXP NFC device generation to ease the integration of NFC technology in mobile devices by providing: - A low PCB footprint and a reduced external Bill of Material - An optimized architecture for low-power consumption in different modes (Standby, low-power polling loop) - A highly efficient integrated power management unit allowing direct supply from an extended battery supply range (2.8 V to 5.5 V). - Support of an external DC-to-DC like NXP PCA941xA (with x = 0, 1 and 2), to provide more output power. PN7160 embeds a new generation RF contactless front-end, supporting various transmission modes according to NFCIP-1 (see Ref. [9]) and NFCIP-2 (see Ref. [11]), ISO/IEC14443 (see Ref. [3]), ISO/IEC 15693 (see Ref. [10]), MIFARE and FeliCa specifications. This new contactless front-end design brings a major performance step-up with on one hand a higher sensitivity and on the other hand the capability to work in active load modulation communication enabling the support of small antenna form factor. It also allows to provide a higher output power by supplying the transmitter output stage from 2.7 V to 5.25 V. - Enhanced Dynamic LMA (DLMA) to optimize and to enhance load modulation amplitude depending on external field strength. It allows higher range communication distance in card mode. - Independent LMA phase adjustment by step of 5° for type A, B and F - Dynamic power control which allows to make use of the maximum power in reader mode without exceeding the maximum power allowed by the standard in 0 distance. - Card mode receiver sensitivity of 20 mV<sub>(p-p)</sub> - · Support of single ended receiver - 1.3 W output transmitter power Supported transmission modes are listed in <u>Figure 1</u>. For contactless card functionality, the PN7160 can act autonomously if previously configured by the host in such a manner. PICC functionality can be supported without host being turned on. PN7160\_PN7161 ### 3 Features and benefits - · Highly integrated demodulator and decoder - · Buffered output drivers to connect an antenna with minimum number of external components - · Integrated RF level detector - Integrated Polling Loop for automatic device discovery - · RF protocols supported - ISO/IEC 14443A, ISO/IEC 14443B PICC mode - ISO/IEC 14443A, ISO/IEC 14443B PCD mode designed according to NFC Forum digital protocol T4T platform and ISO-DEP (see Ref. [1]) - FeliCa PCD mode - MIFARE PCD encryption mechanism (MIFARE 1K/4K) - NFC Forum tags T1T, T2T, T3T, T4T and T5T (see Ref. [1]) - NFCIP-1, NFCIP-2 protocol (see Ref. [9] and Ref. [11]) - NFC Forum certification for P2P, reader and card mode (see Ref. [1]) - ISO/IEC 15693/ICODE VCD mode (see Ref. [10]) - NFC Forum-compliant embedded T4T for NDEF short record - Support for "Enhanced Contactless Polling" by Apple (see Ref. [13]) (PN7161 only) - Supported host interfaces - NCI protocol interface according to NFC Forum standardization (see Ref. [2]) - I<sup>2</sup>C-bus High-speed mode (see Ref. [4]) - SPI-bus (see Ref. [5]) - Flexible clock supply concept to facilitate PN7160 integration - Internal oscillator for 27.12 MHz crystal connection - Integrated PLL unit to make use of device reference clock and facilitate PN7160 integration - · Integrated power management unit - Direct connection to a battery (2.5 V to 5.5 V voltage supply range) - Support different low-power states configuration: Hard Power-Down state and Standby state activated by firmware - Autonomous mode when host is shut down - · Automatic wake-up via RF field, internal timer, and host interfaces - Integrated non-volatile memory to store data and executable code for customization - Anti tearing support to recover from tearing events - · Standards compliance - NFC Forum Device Requirements (see Ref. [1]) - NCI 2.0 PN7160\_PN7161 Near Field Communication (NFC) controller # 4 Applications - · Mobile devices - Portable equipment (personal digital assistants, tablet, notebook, wearable) - Consumer devices - Smart home gateways # Quick reference data Table 1. Quick reference data | Symbol | Parameter | Conditions | | Min | т Тур | Max | Unit | |----------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|------------|------|-------|------|------| | $V_{BAT}$ | battery supply voltage | Card Emulation and Passive Target;<br>V <sub>SS</sub> = 0 V | | 2.5 | - | 5.5 | V | | | | Reader, Active Initiator and Active Target; V <sub>SS</sub> = 0 V | [1] | 2.8 | - | 5.5 | V | | / <sub>DD(UP)</sub> | V <sub>DD(UP)</sub> input supply voltage | Reader, Active Initiator and Active Target; V <sub>SS</sub> = 0 V | [1] | 2.8 | - | 5.8 | V | | | | All other cases except Hard Power Down state; V <sub>SS</sub> = 0 V | [1]<br>[2] | 2.5 | - | 5.8 | V | | / <sub>DD(PAD)</sub> | V <sub>DD(PAD)</sub> supply voltage | supply voltage for host interface; V <sub>SS</sub> | [1] | 1.65 | 1.8 | 1.95 | V | | | | = 0 V | | 3.0 | 3.3 | 3.6 | V | | I <sub>BAT</sub> | battery supply current | in Hard Power Down state; V <sub>BAT</sub> = 3.6 V; T = 25 °C | [3] | - | 10.5 | 16 | μA | | | | in Standby state; V <sub>BAT</sub> = 3.6 V | | | | | | | | | enhanced RF detector | | - | 32 | 52 | μA | | | | low sensitivity RF detector | | - | 21 | 36 | μA | | | | in low-power polling loop; V <sub>BAT</sub> = 3.6 V; T = 25 °C; loop time = 500 ms | | - | 100 | - | μA | | | | continuous total current consumption in PCD mode at V <sub>BAT</sub> = 3.6 V | [4] | - | - | 290 | mA | | th(Ilim) | current limit threshold | current limiter on transmitter | [4] | 270 | 300 | 330 | mA | | otot | total power dissipation | PCD mode at typical $V_{DD(TX)}$ = 5.25 V, $V_{DD(UP)}$ = 5.8 V and $V_{BAT}$ = 3.6 V; includes power from $V_{BAT}$ and $V_{DD(UP)}$ | | - | - | 620 | mW | | Γ <sub>amb</sub> | ambient operating temperature | JEDEC PCB-0.5 | | -30 | - | +85 | °C | $V_{SS}$ represents $V_{SS(PAD)}$ and $V_{SS(TX)}$ . When $V_{DD(UP)}$ is below 2.8 V the TXLDO can be in follower mode (see Section 11.4.3), there will be no more $V_{DD(UP)}$ noise rejection. Any noise below 848 kbit/s will affect the performance. External clock on NFC\_CLK\_XTAL1 must be LOW. This is considering an antenna tuned to sink maximum 250 mA continuous current from the transmitter. The antenna shall be tuned to never exceed this 250 mA maximum current. ### 6 Firmware versions ### 6.1 Version 12.50.09 Changes in this version: - NDEF write from NFC supported, when the device is in Autonomous NDEF mode. - ECP supported in EMVCo profile (PN7161 only). - Optimized card removal procedure when ECP is enabled (PN7161 only). - Added PRBS support for ISO/IEC 15693. - · This version is not available on hardware, only as firmware update file ### 6.2 Version 12.50.06 Changes in this version: - Changes to support NFC Forum CR12. - Added helper command to configure the Dynamic Power Control (DPC) - This version is not available on hardware, only as firmware update file #### 6.3 Version 12.50.05 Initial version Production samples will have 12.50.05 firmware. # **Ordering information** Table 2. Ordering information | Type number | Package | | | | | | | |----------------------------------------|---------|------------------------------------------------------------------------------|-----------|--|--|--|--| | | Name | Description | Version | | | | | | PN7160xyzz/C100 <sup>[1] [2] [3]</sup> | VFBGA64 | plastic very thin fine-pitch ball grid array package; 64 balls | SOT1860-1 | | | | | | | HVQFN40 | plastic thermal enhanced very thin quad flat package; no leads; 40 terminals | SOT618-1 | | | | | | PN7161xyzz/C100 <sup>[1] [2] [3]</sup> | VFBGA64 | plastic very thin fine-pitch ball grid array package; 64 balls | SOT1860-1 | | | | | | | HVQFN40 | plastic thermal enhanced very thin quad flat package; no leads; 40 terminals | SOT618-1 | | | | | ### PN7160 is available in different configurations: Table 3. Product variants PN7160 | Part number | Control<br>interface /<br>firmware<br>version | Package | Packing | MOQ | Marking | 12NC | |---------------------|-----------------------------------------------|---------|---------|------|---------|----------------| | PN7160A1EV/<br>C100 | I <sup>2</sup> C / 12.50.05 | VFBGA64 | Reel | 4500 | 71601 | 9354 166 64518 | | PN7160A1EV/<br>C100 | I <sup>2</sup> C / 12.50.05 | VFBGA64 | 5-Tray | 2450 | 71601 | 9354 166 64557 | | PN7160A1HN/<br>C100 | I <sup>2</sup> C / 12.50.05 | HVQFN40 | Reel | 4000 | 71601 | 9354 166 65518 | | PN7160A1HN/<br>C100 | I <sup>2</sup> C / 12.50.05 | HVQFN40 | 1-Tray | 490 | 71601 | 9354 166 65551 | | PN7160B1EV/<br>C100 | SPI / 12.50.05 | VFBGA64 | Reel | 4500 | 71602 | 9354 237 43518 | | PN7160B1EV/<br>C100 | SPI /12.50.05 | VFBGA64 | 5-Tray | 2450 | 71602 | 9354 237 43557 | | PN7160B1HN/<br>C100 | SPI /12.50.05 | HVQFN40 | Reel | 4000 | 71602 | 9354 237 44518 | | PN7160B1HN/<br>C100 | SPI / 12.50.05 | HVQFN40 | 1-Tray | 490 | 71602 | 9354 237 44551 | x: A = I<sup>2</sup>C-bus interface; B = SPI-bus interface. y: correspond to firmware variant. zz: correspond to package variant. HN = HVQFN40 package; EV = VFBGA64 package. Table 4. Product variants PN7161 | Part number | Control interface/firmwar version | Package | Packing | MOQ | Marking | 12NC | |---------------------|-----------------------------------|---------|---------|------|---------|----------------| | PN7161A1EV/<br>C100 | I <sup>2</sup> C / 12.50.05 | VFBGA64 | Reel | 4500 | 71611 | 9354 237 58518 | | PN7161A1EV/<br>C100 | I <sup>2</sup> C / 12.50.05 | VFBGA64 | 5-Tray | 2450 | 71611 | 9354 237 58557 | | PN7161A1HN/<br>C100 | I <sup>2</sup> C / 12.50.05 | HVQFN40 | Reel | 4000 | 71611 | 9354 237 59518 | | PN7161A1HN/<br>C100 | I <sup>2</sup> C / 12.50.05 | HVQFN40 | 1-Tray | 490 | 71611 | 9354 237 59551 | | PN7161B1EV/<br>C100 | SPI / 12.50.05 | VFBGA64 | Reel | 4500 | 71612 | 9354 237 61518 | | PN7161B1EV/<br>C100 | SPI / 12.50.05 | VFBGA64 | 5-Tray | 2450 | 71612 | 9354 237 61557 | | PN7161B1HN/<br>C100 | SPI / 12.50.05 | HVQFN40 | Reel | 4000 | 71612 | 9354 237 62518 | | PN7161B1HN/<br>C100 | SPI / 12.50.05 | HVQFN40 | 1-Tray | 490 | 71612 | 9354 237 62551 | # 8 Marking ### 8.1 Marking VFBGA64 Table 5. Marking code | Line number | Marking code | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Line 1 | product version identification | | Line 2 | diffusion batch sequence number + assembly lot ID | | Line 3 | manufacturing code including: • diffusion center code: — S: Power chip (PTCT) • assembly center code: — S: ATKH • RoHS compliancy indicator: — D: Dark Green; fully compliant RoHS and no halogen and antimony • manufacturing year and week, 3 digits: — Y: year — WW: week code • product life cycle status code: — X: means not qualified product — nothing means released product | # 8.2 Marking HVQFN40 Table 6. Marking codes | Type number | Marking code | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Line A | 7 characters used: product version identification | | Line B1 + Line B2 | Diffusion Bath ID (9 digits) + space + assembly ID number (2 digits) | | Line C | 8 characters used: manufacturing code including: • diffusion center code: — S: Power chip (PTCT) • assembly center code: — S: ATKH • RoHS compliancy indicator: — D: Dark Green; fully compliant RoHS and no halogen and antimony • manufacturing year and week, 3 digits: — YY: year — WW: week code • product life cycle status code: — X: means not qualified product — nothing means released product | # 9 Block diagram # 10 Pinning information ### 10.1 Pinning Table 7. PN7160 pin description | Symbol | Pin<br>HVQFN40 | Pin<br>VFBGA64 | Type [1] | Refer | Description | |--------------------------------|----------------|----------------|----------|----------------------|------------------------------------------------------------------------------------------------------| | I <sup>2</sup> C_ADR0/SPI_NSS | 1 | C3 | I/O | V <sub>DD(PAD)</sub> | Host interface pin 1 | | DWL_REQ | 2 | D3 | I | V <sub>DD(PAD)</sub> | Firmware download control pin | | I <sup>2</sup> C_ADR1/SPI_MOSI | 3 | D1 | I/O | V <sub>DD(PAD)</sub> | Host interface pin 2 | | V <sub>SS(PAD)</sub> | 4 | C1 | G | n/a | Pad ground. Must be connected to ground. | | I <sup>2</sup> C_SDA/SPI_MISO | 5 | E1 | I/O | V <sub>DD(PAD)</sub> | Host interface pin 3 | | V <sub>DD(PAD)</sub> | 6 | D2 | Р | n/a | Pad supply voltage | | I <sup>2</sup> C_SCL/SPI_SCK | 7 | E2 | I/O | V <sub>DD(PAD)</sub> | Host interface pin 4 | | IRQ | 8 | E3 | 0 | V <sub>DD(PAD)</sub> | Interrupt request output | | V <sub>SS(A)</sub> | 9 | G3 | G | n/a | Analog ground supply voltage | | VEN | 10 | H1 | I | V <sub>BAT</sub> | Reset pin. Set the device in Hard Power Down. | | i.c. | 11 | - | - | - | Internally Connected. To be left open. | | V <sub>BAT2</sub> | 12 | - | Р | n/a | Battery supply voltage. Must be connected to V <sub>BAT</sub> . VFBGA package: internally connected. | | V <sub>DD(UP)</sub> | 13 | H3 | Р | n/a | TXLDO input supply voltage | | $V_{DD(TX)}$ | 14 | G7 | Р | n/a | Transmitter supply voltage | | RXN | 15 | H6 | I | V <sub>DD(A)</sub> | Negative receiver input | Table 7. PN7160 pin description...continued | Symbol | Pin<br>HVQFN40 | Pin<br>VFBGA64 | Type [1] | Refer | Description | |---------------------|----------------|----------------|----------|----------------------|---------------------------------------------------------------------------------------------| | RXP | 16 | H5 | I | V <sub>DD(A)</sub> | Positive receiver input | | $V_{DD(VMID)}$ | 17 | H4 | Р | n/a | Receiver reference input supply voltage | | TVDD_IN | 18 | - | Р | n/a | Must be connected to V <sub>DD(TX)</sub> and TVDD_IN2. VFBGA package: internally connected. | | TX2 | 19 | H7 | 0 | V <sub>DD(TX)</sub> | Antenna driver output | | V <sub>SS(TX)</sub> | 20 | H8 | G | n/a | Contactless transmitter ground. Must be connected to ground. | | TX1 | 21 | G8 | 0 | V <sub>DD(TX)</sub> | Antenna driver output | | TVDD_IN2 | 22 | - | Р | | Must be connected to V <sub>DD(TX)</sub> and TVDD_IN. VFBGA package: internally connected. | | ANT1 | 23 | F7 | Р | n/a | Antenna connection for wake-up | | ANT2 | 24 | E7 | Р | n/a | Antenna connection for wake-up | | $V_{DD(HF)}$ | 25 | D6 | Р | n/a | Monitor rectifier output voltage | | $V_{DD(A)}$ | 26 | D7 | Р | n/a | Analog supply voltage. Connect to $V_{DD(D)}$ . | | $V_{DD}$ | 27 | - | | | Must be connected to AVDD and DVDD. VFBGA package: internally connected. | | V <sub>BAT</sub> | 28 | E8 | Р | n/a | Battery supply voltage. Must be connected to V <sub>BAT2</sub> . | | XTAL2 | 29 | D8 | 0 | $V_{DD(D)}$ | Oscillator output | | NFC_CLK_XTAL1 | 30 | C8 | I | $V_{DD(D)}$ | PLL input | | $V_{DD(D)}$ | 31 | C7 | Р | n/a | Digital supply voltage for decoupling. Must be connected to $V_{DD}$ and $V_{DD(A)}$ . | | n.c. | 32 | - | | | | | n.c. | 33 | - | | | | | n.c. | 34 | - | | | | | n.c. | 35 | - | | | | | n.c. | 36 | - | | | | | DCDC_EN | 37 | A2 | 0 | V <sub>DD(PAD)</sub> | External DC-DC enable request on V <sub>DD(PAD)</sub> | | i.c. | 38 | B2 | | | To be left open. | | WKUP_REQ | 39 | A1 | I | V <sub>DD(PAD)</sub> | Wake-up request when in standby | | CLK_REQ | 40 | B1 | 0 | V <sub>DD(PAD)</sub> | Clock request pin | | V <sub>SS</sub> | Center Pad | - | G | n/a | Pad ground. Must be connected to ground. | | i.c. | - | A3 | | | To be left open. | | i.c. | - | A4 | | | Must be connected to ground. | Table 7. PN7160 pin description...continued | Symbol | Pin<br>HVQFN40 | Pin<br>VFBGA64 | Type [1] | Refer | Description | |--------------------|----------------|----------------|----------|-------------|-------------------------------------------------------------| | i.c. | - | A5 | | | To be left open. | | i.c. | - | A6 | | | To be left open. | | i.c. | - | A7 | | | Must be connected to ground. | | i.c. | - | A8 | | | To be left open. | | i.c. | - | B3 | | | To be left open. | | n.c. | - | B4 | | | To be left open. | | n.c. | - | B5 | | | To be left open. | | i.c. | - | B6 | | | To be left open. | | i.c. | - | B7 | | | To be left open. | | i.c. | - | B8 | | | To be left open. | | i.c. | - | C2 | | | To be left open. | | n.c. | - | C4 | | | To be left open. | | n.c. | - | C5 | | | To be left open. | | V <sub>SS(D)</sub> | - | C6 | G | n/a | Digital ground supply voltage. Must be connected to ground. | | n.c. | - | D4 | | | To be left open. | | n.c. | - | D5 | | | To be left open. | | n.c. | - | E4 | | | To be left open. | | n.c. | - | E5 | | | To be left open. | | n.c. | - | E6 | | | To be left open. | | i.c. | - | F1 | | | To be left open. | | i.c. | - | F2 | | | To be left open. | | i.c. | - | F3 | | | To be left open. | | n.c. | - | F4 | | | To be left open. | | n.c. | - | F5 | | | To be left open. | | n.c. | - | F6 | | | To be left open. | | TX_PWR_REQ | - | F8 | 0 | $V_{DD(D)}$ | External TX power supply request on $V_{\text{DD(D)}}$ | | i.c. | - | G1 | | | Must be connected to ground. | | i.c. | - | G2 | | | To be left open. | | n.c. | - | G4 | | | To be left open. | | V <sub>SS(A)</sub> | - | G5 | G | n/a | Analog ground supply voltage | | V <sub>SS(A)</sub> | - | G6 | G | n/a | Analog ground supply voltage | | i.c. | - | H2 | | | To be left open. | <sup>[1]</sup> P = power supply; G = ground; I = input; O = output; I/O = input/output # 11 Functional description PN7160 can be connected on a host controller through different physical interfaces (I<sup>2</sup>C-bus and SPI-bus). The logical interface towards the host controller is NCI-compliant Ref. [2] with additional command set for NXP-specific product features. This IC is fully user controllable by the firmware interface described in Ref. [6]. Moreover, PN7160 provides flexible and integrated power management unit in order to preserve energy supporting Power Off mode. ### 11.1 System modes ### 11.1.1 System power modes 4 power modes are specified: Full power mode, Autonomous mode, Low-power mode and Power Off mode. Table 8. System power modes description | System power mode | Description | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Full power mode | The battery supply $(V_{BAT})$ as well as the pad supply $(V_{DD(PAD)})$ are available | | Autonomous mode | The battery supply ( $V_{BAT}$ ) as well as the pad supply ( $V_{DD(PAD)}$ ) are available. Via a SW command the host sets the NFC controller in autonomous mode (AutoMode bit is set). In that power mode, the NFC controller will not send any command or signal over $V_{DD(PAD)}$ connected pins. | | | In case of reset via VEN pin the AutoMode bit value is kept unchanged. | | | This mode is useful to present an NDEF message in Card Emulation mode although the main system is shut down. | | Low-power mode | The battery supply $(V_{BAT})$ is available but the pad supply $(V_{DD(PAD)})$ is not available. No host communication is available. | | Power Off mode | The system is not supplied from any source or the system is kept Hard Power Down (HPD) | <u>Table 9</u> summarizes the system power mode of the PN7160 depending on the status of the external supplies available in the system: Table 9. System power modes configuration | V <sub>BAT</sub> | V <sub>DD(PAD)</sub> | VEN | AutoMode bit | Power mode | |------------------|----------------------|-----|--------------|-----------------| | Off | X | X | X | Power Off mode | | On | X | Off | Х | Power Off mode | | On | On | On | 0 | Full power mode | | On | On | On | 1 | Autonomous mode | | On | Off | On | X | Low-power mode | Depending on power modes, some application states are limited: Table 10. System power modes description | System power mode | Allowed communication modes | | | |-----------------------------------|------------------------------------------|--|--| | Power Off mode | not applicable | | | | Low-power mode<br>Autonomous mode | Card Emulation only | | | | Full power mode | Reader/Writer, Card Emulation, P2P modes | | | ### 11.1.2 PN7160 power states Next to system power modes defined by the status of the power supplies, the power states include the logical status of the system. Thus extend the power modes. 3 power states are specified: Hard Power Down (HPD), Standby, Active. Table 11. PN7160 power states | Table 111 1 111 100 perior classes | | | | | | | |------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Power state name | Description | | | | | | | Hard Power Down | The PN7160 is supplied by V <sub>BAT</sub> within its operating range and PN7160 is kept in Hard Power Down (VEN voltage is kept low by host or SW programming) to have the minimum power consumption. The system mode is in Power Off. | | | | | | PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. Table 11. PN7160 power states...continued | Power state name | Description | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Standby | The PN7160 is supplied by $V_{BAT}$ within its operating range, VEN voltage is high (by host or SW programming) and minimum part of PN7160 is kept supplied to enable configured wake-up sources which allow to switch to Active state; RF field, Host interface (if $V_{DD(PAD)}$ is high). The system mode is Low-power mode or Full power mode. | | Active | The PN7160 is supplied by $V_{BAT}$ within its operating range, VEN voltage is high (by host or SW programming), $V_{DD(PAD)}$ is high and the PN7160 internal blocks are supplied. 3 sub-modes are defined: Idle, Listener and Poller. The system mode is Full power mode. | At application level, the PN7160 will continuously switch between different states to optimize the current consumption (polling loop mode). Refer to Table 1 for targeted current consumption in here described states. The PN7160 is designed to allow the host controller to have full control over its functional states. ### 11.1.2.1 Hard Power Down (HPD) state The Hard Power Down state is entered when $V_{DD(PAD)}$ and $V_{BAT}$ are high by setting VEN voltage < 0.4 V. As these signals are under host control, the PN7160 has no influence on entering or exiting this state. ### 11.1.2.2 Standby state Active state is PN7160's default state after boot sequence in order to allow a quick configuration of PN7160. It is recommended to change the default state to Standby state after first boot in order to save power. PN7160 can switch to Standby state autonomously (if configured by host). This state is independent of the $V_{DD(PAD)}$ value. In this state, PN7160 most blocks including CPU are disconnected from power supply. Number of wake-up sources exist to put PN7160 into Active state (all host-related wake-up events imply that $V_{DD(PAD)}$ is available): - Host interface wake-up event (I<sup>2</sup>C-bus, SPI-bus) - Host interface wake-up via WKUP REQ pin - · Antenna RF level detector - Internal timer event when using polling loop (370 kHz Low-power oscillator is enabled) If wake-up event occurs, PN7160 will switch to Active state. Any further operation depends on software configuration and/or wake-up source. #### 11.1.2.3 Active state Within the Active state, the system is acting as an NFC device. The device can be in 3 different power states: Idle, Listener and Poller. Table 12. Functional modes in active state | Functional modes | Description | |------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Idle | the PN7160 is active and host interface communication is on going. The RF interface is not activated. If Standby state is de-activated PN7160 stays in Idle mode even when no host communication. | | Listener | the PN7160 is active and is listening to external device. The RF interface is activated. | | Poller | the PN7160 is active and is in Poller mode. It polls external device. The RF interface is activated. | PN7160\_PN7161 #### Poller mode In this mode, PN7160 is acting as Reader/Writer or NFC Initiator, searching for or communicating with passive tags or NFC target. Once RF communication has ended, PN7160 will switch to Idle mode or Standby state to save energy. Poller mode shall be used with 2.8 V < V<sub>BAT</sub> < 5.5 V and VEN voltage > 1.1 V. Poller mode shall not be used with V<sub>BAT</sub> < 2.8 V. V<sub>DD(PAD)</sub> is within its operational range (see <u>Table 1</u>). #### Listener mode In this mode, PN7160 is acting as a card or as an NFC Target. Listener mode shall be used with 2.8 V < V<sub>BAT</sub> < 5.5 V and VEN voltage > 1.1 V. Once RF communication has ended, PN7160 will switch to Idle mode or Standby state to save energy. ### 11.1.2.4 Polling loop The polling loop will sequentially set PN7160 in different power states (Active or Standby). All RF technologies supported by PN7160 can be independently enabled within this polling loop. There are 2 main phases in the polling loop: - Listening phase. The PN7160 can be in Standby power state or Idle mode (called pause in <u>Figure 9</u>; no communication is on-going) or Listener mode (called Emulation in <u>Figure 9</u>; card / target communication is started) - Polling phase. The PN7160 is in Poller mode In Listening phase when no RF field PN7160 is in Standby state if enabled (otherwise it is Idle mode) and is in Listener mode (Emulation) when RF field is detected. When in Polling phase, PN7160 goes to Poller mode. To further decrease the power consumption when running the polling loop, PN7160 features a low-power RF polling. When PN7160 is in Polling phase instead of sending regularly RF command PN7160 senses with a short RF field duration if there is any NFC Target or card/tag present. If yes, then it goes back to standard polling loop. With 500 ms (configurable duration, see Ref. [6]) listening phase duration, the average power consumption is around 100 µA depending on RF matching conditions. Detailed description of polling loop configuration options is given in Ref. [6]. # 11.2 Host interfaces <sup>2</sup> PN7160 provides the support of the following host interfaces: - I<sup>2</sup>C-bus Target Interface, up to 3.4 MBaud - SPI-bus Target Interface, up to 7 MBaud Only one host interface can be active at a time, as the pins are shared for all interfaces. The selection between interfaces is fused during IC manufacturing so that different ordering numbers for the I<sup>2</sup>C-bus and SPI-bus version are in place. The host interfaces are woken-up in the following way: - wake-up with WKUP\_REQ input pin - I<sup>2</sup>C-bus: wake-up on I<sup>2</sup>C-bus address - SPI-bus: transition of NSS serial - · data received on RX line PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. <sup>2</sup> Updated the terms "Master/Slave" to "Controller/Target" to align with the recommendation of the NXP - I2C standards organization. To enable and ensure data flow control between PN7160 and host controller, additionally a dedicated interrupt line IRQ is provided which Active state is programmable. See Ref. [6] for more information. ### 11.2.1 I<sup>2</sup>C-bus interface<sup>2</sup> The I<sup>2</sup>C-bus interface implements a target I<sup>2</sup>C-bus interface with integrated shift register, shift timing generation and target address recognition. $I^2$ C-bus Standard mode (100 kHz SCL), Fast mode (400 kHz SCL) and High-speed mode (3.4 MHz SCL) are supported. The main hardware characteristics of the I<sup>2</sup>C-bus module are: - Support target I<sup>2</sup>C-bus - · Standard, Fast and High-speed modes supported - · Wake-up of PN7160 on its address only - Serial clock synchronization can be used by PN7160 as a handshake mechanism to suspend and resume serial transfer (clock stretching) The I<sup>2</sup>C-bus interface module meets the I<sup>2</sup>C-bus specification Ref. [4] except General call, 10 bit addressing and Fast mode Plus (Fm+). # 11.2.1.1 I<sup>2</sup>C-bus configuration The I<sup>2</sup>C-bus interface shares four pins with SPI-bus interface also supported by PN7160. When I<sup>2</sup>C-bus is configured in EEPROM settings, functionality of the interface pins changes as described in <u>Table 13</u>. Table 13. Functionality for I<sup>2</sup>C-bus interface | The second secon | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--|--|--|--| | Pin name | Functionality | | | | | | HIF1 | I <sup>2</sup> C-bus address 0 | | | | | | HIF2 | I <sup>2</sup> C-bus address 1 | | | | | | HIF3 [1] | I <sup>2</sup> C-bus data line | | | | | | HIF4 [1] | I <sup>2</sup> C-bus clock line | | | | | <sup>[1]</sup> HIF3 and HIF4 are not fail-safe and $V_{DD(pad)}$ shall always be available when using the SCL and SDA lines connected to these pins. PN7160 supports 7-bit addressing mode. Selection of the I<sup>2</sup>C-bus address is done by 2-pin configurations on top of a fixed binary header: 0, 1, 0, 1, 0, HIF2, HIF1, R/W. Table 14. I<sup>2</sup>C-bus interface addressing | HIF2 | | | I <sup>2</sup> C-bus address<br>(R/W = 1, read) | |------|---|------|-------------------------------------------------| | 0 | 0 | 0x50 | 0x51 | | 0 | 1 | 0x52 | 0x53 | | 1 | 0 | 0x54 | 0x55 | | 1 | 1 | 0x56 | 0x57 | PN7160\_PN7161 # 11.2.2 Serial Peripheral Interface bus (SPI-bus)<sup>2</sup> #### 11.2.2.1 Features - Synchronous, Serial, Full-Duplex communication, 7 MHz maximum - Target mode ### 11.2.2.2 SPI-bus configuration options<sup>2</sup> In order to select SPI-bus interface for host communication, some EEPROM settings are programmed during production. The CPOL/CPHA EEPROM settings are fixed as specified in Table 15. The selection between interfaces is fused during IC manufacturing so that different ordering numbers for the SPI-bus version. ### Table 15. SPI-bus configuration | _ | | | | | | | | | | |---|---|---|---|---|----|---|---|---|--| | C | റ | n | n | e | CI | П | റ | n | | CPHA switch: Clock PHAse: defines the sampling edge of MOSI data • CPHA = 0: data are sampled on MOSI on the odd clock edges of SCK after NSS goes low CPOL switch: Clock POLarity • IFSEL1 = 0: the clock is idle low and the first valid edge of SCK will be a rising one The SPI-bus interface shares 4 pins with the I<sup>2</sup>C-bus interface. During production of the device, the interface is fixed to SPI or I<sup>2</sup>C and cannot be changed later. The functionality of the interface pins in SPI configuration is described in Table 16. Table 16. Functionality for SPI-bus interface | Pin name | Functionality | |----------|---------------------------------| | HIF1 | NSS (Not Target Select) | | HIF2 | MOSI (Controller Out Target In) | | HIF3 | MISO (Controller In Target Out) | | HIF4 | SCK (Serial Clock) | # 11.2.2.3 SPI-bus functional description<sup>2</sup> When a controller device transmits data to PN7160 (target device) via the MOSI line, PN7160 responds by sending data to the controller device via the controllers MISO line. This implies full-duplex transmission with both data out and data in synchronized with the same clock signal. PN7160 starts sampling when receiving a logic low at pin NSS and the clock at input pin SCK. Thus, PN7160 is synchronized with the controller. Data from the controller is received serially at the target MOSI line and loads the 8-bit shift register. After the 8-bit shift register is loaded, its data is transferred to the read buffer. During a write cycle, data is written into the shift register, then PN7160 waits for a clock train from the controller to shift the data out on the targets MISO line. #### Controller In Target Out (MISO) The MISO line is configured as an input in a controller device and as an output in a target device. It is used to transfer data from the target to the controller, with the most significant bit sent first. The MISO line of a target device should be placed in the high impedance state if the target is not selected. PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. - Controller Out Target In (MOSI) The MOSI line is configured as an output in a controller device and as an input in a target device. It is used to transfer data from the controller to a target, with the Most Significant Bit (MSB) sent first. - Serial Clock (SCK) The serial clock is used to synchronize data movement both in and out of the device through its MOSI and MISO lines. The controller and target devices are capable of exchanging a byte of information during a sequence of eight clock cycles. Since the controller device generates SCK, this line becomes an input on a target device and an output at the controller device. - Not Target Select (NSS) The target select input line is used to select a target device. It has to be low prior to data transactions and must stay low of the duration of the transaction. The NSS line on controller side must be tied high. Both controller and target devices must operate with the same timing. The controller device always places data on the MOSI line a half cycle before the clock edge SCK, in order for the target device to latch the data. For more information about the SPI-bus functionality, see Ref. [5]. ### 11.3 PN7160 clock concept There are 4 different clock sources in PN7160: - 27.12 MHz clock coming either/or from: - Internal oscillator for 27.12 MHz crystal connection on NFC\_CLK\_XTAL1 and XTAL2 pins - External reference clock on pin NFC\_CLK\_XTAL1. It is internally forwarded to an integrated PLL which includes a 1 GHz VCO. - 13.56 MHz RF clock recovered from RF field - Low-power oscillator 40 MHz - Low-power oscillator 370 kHz #### 11.3.1 27.12 MHz quartz oscillator When enabled, the 27.12 MHz quartz oscillator applied to PN7160 is the time reference for the RF front end when PN7160 is behaving in Reader mode or NFCIP-1 Initiator. Therefore stability of the clock frequency is an important factor for reliable operation. It is recommended to adopt the circuit shown in Figure 11. <u>Table 17</u> describes the levels of accuracy and stability required on the crystal. PN7160\_PN7161 Table 17. Crystal requirements | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------|------------------------------|----------------------------------------------|-----|-----|-------|-----|------| | f <sub>xtal</sub> | crystal frequency | ISO/IEC, FCC and FeliCa<br>global compliancy | | - | 27.12 | - | MHz | | $\Delta f_{xtal}$ | crystal frequency accuracy | full operating range | [1] | -50 | - | +50 | ppm | | ESR | equivalent series resistance | | | - | 50 | 100 | Ω | | C <sub>L</sub> | load capacitance | | | - | 10 | - | pF | | P <sub>xtal</sub> | crystal power dissipation | | | - | - | 100 | μW | <sup>[1]</sup> This requirement is according to FCC regulations (± 100 ppm) and FeliCa global (± 50 ppm) requirements. To meet only ISO/IEC 14443 and ISO/IEC 18092, then ± 14 kHz apply which is equivalent to ± 516 ppm. ### 11.3.2 Integrated PLL to make use of external clock When enabled, the PLL is designed to generate a low noise 27.12 MHz from an input clock 19.2 MHz, 26 MHz, 32 MHz, 38.4 MHz and 48 MHz. The 27.12 MHz of the PLL is used as the time reference for the RF front end. The input clock on NFC\_CLK\_XTAL1 shall comply with the following phase noise requirements for the following input frequency: 19.2 MHz, 26 MHz, 32 MHz, 38.4 MHz and 48 MHz: This phase noise is equivalent to an RMS jitter of 6.23 ps from 10 Hz to 1 MHz. For configuration of input frequency, refer to Ref. [10]. There are 7 pre programmed and validated frequencies for the PLL: 19.2 MHz, 26 MHz, 32 MHz, 38.4 MHz and 48 MHz. Table 18. PLL input requirements Coupling: single-ended, AC coupling; | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | | |------------------|-----------------|--------------------------------|--|-----|------|-----|------|---|-----| | f <sub>clk</sub> | clock frequency | ISO/IEC, FCC and FeliCa global | | - | 19.2 | - | MHz | | | | | | compliancy | | - | 26 | - | MHz | | | | | | | | - | 32 | - | MHz | | | | | | | | | | - | 38.4 | - | MHz | | | | | | - | 48 | - | MHz | | | PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. Table 18. PLL input requirements...continued Coupling: single-ended, AC coupling; | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |------------------------|------------------------------------|-------------------------------------------------------------------------------------------------------|-----|------|-----|-----|-------| | f <sub>i(ref)acc</sub> | reference input frequency accuracy | full operating range; frequencies<br>typical values: 19.2 MHz, 26 MHz,<br>32 MHz, 38.4 MHz and 48 MHz | [1] | -20 | - | +20 | ppm | | φn | phase noise | input noise floor at 50 kHz | | -140 | - | - | dB/Hz | | Sinusoida | l shape | | | | | | | | $V_{i(p-p)}$ | peak-to-peak input voltage | | | 0.2 | - | 1.8 | V | | V <sub>i(clk)</sub> | clock input voltage | | | 0 | - | 1.8 | V | | Square sh | nape | | | | | ' | | | V <sub>i(clk)</sub> | clock input voltage | | [2] | 0 | - | 1.8 | V | <sup>[1]</sup> This requirement is according to FCC regulations (± 100 ppm) and FeliCa global (± 50 ppm) requirements. To meet only ISO/IEC 14443 and ISO/IEC 18092, then ± 7 kHz apply which is equivalent to ± 516 ppm. For detailed description of clock request mechanisms, refer to Ref. [6] and Ref. [7]. ### 11.3.3 Low-power 40 MHz ± 2.5 % oscillator Low-power 40 MHz ± 2.5 % oscillator is used as system clock of the system. Output clock 40 MHz is used by default to clock the system. ### 11.3.4 Low-power 370 kHz oscillator A Low Frequency Oscillator (LFO) is implemented to drive a counter (WUC) waking-up PN7160 from Standby state. This allows implementation of low-power reader polling loop at application level. Moreover, this 370 kHz is used as the reference clock for write access to EEPROM memory. ### 11.4 Power concept ### 11.4.1 PMU functional description The Power Management Unit of PN7160 generates internal supplies required by PN7160 out of $V_{BAT}$ and $V_{DD(UP)}$ input supply voltages: - V<sub>DDA</sub>: analog output supply voltage. It must be connected to V<sub>DDD</sub>. - V<sub>DDD</sub>: digital input supply voltage. It is internally connected to the output of the DSLDO V<sub>DD</sub>. - V<sub>DD(TX)</sub>: output supply voltage for the transmitter. It is internally connected to the transmitter input supply voltage The Figure 13 describes the main blocks available in PMU: <sup>[2]</sup> Overshoot and undershoot shall not exceed 10%. ### 11.4.2 DSLDO: Dual Supply LDO The input pin of the DSLDO regulator is V<sub>BAT</sub>. The output of this regulator ( $V_{DD}$ ) is internally connected to supply the internal digital blocks which are on $V_{DDD}$ . It must be externally de-coupled and $V_{DDD}$ must be connected to $V_{DDA}$ . #### 11.4.3 TXLDO Transmitter voltage is generated by internal LDO (V<sub>DD(TX)</sub>). This TXLDO allows a maximum continuous current load up to 250 mA in order to support ISO/IEC 14443 and NFC Forum standard compliant operations. The Low Drop Out regulator has been designed to reject the noise which could interfere with the RF communication. Table 19. TXLDO | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------|---------------------------|-----------------------------------------------------------|-----|-----|-----|------| | V <sub>DD(TXLDO)</sub> (drop) | drop TXLDO supply voltage | V <sub>DD(UP)</sub> = 5.3 V; Transmitter current = 250 mA | - | - | 0.3 | V | The regulator has been designed to work in 2 modes: ### 11.4.3.1 Configuration 1: the battery voltage is directly used to generate the RF field The input supply of the regulator is directly the $V_{BAT}$ voltage which is connected to $V_{DD(UP)}$ the input of the TXLDO. The output is called $V_{DD(TX)}$ . PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. V<sub>BAT</sub> acceptable range depends on communication modes to be covered (see <u>Table 30</u>) The $V_{DD(TX)}$ value is programmable and shall be chosen according to the minimum targeted VBAT value for which reader and card modes shall work: VTHRESHOLD. The TXLDO output voltage is then given by: $$V_{BAT} \ge V_{THRESHOLD} + V_{DD(TXLDO)(drop)} \Rightarrow V_{DD(TX)} = V_{THRESHOLD}$$ $$V_{THRESHOLD} \geq V_{BAT} - V_{DD(TXLDO)(drop)} \geq 2.8V \Rightarrow V_{DD(TX)} = V_{BAT} - V_{DD(TXLDO)(drop)} \geq 2.8V \Rightarrow V_{DD(TX)} = V_{BAT} - V_{DD(TXLDO)(drop)} \geq 2.8V \Rightarrow V_{DD(TX)} = V_{BAT} - V_{DD(TXDO)(drop)} \geq 2.8V \Rightarrow V_{DD(TX)} = V_{DD(TXDO)(drop)(drop)} = V_{DD(TXDO)(drop)(drop)} = V_{DD(TXDO)(drop)(drop)} = V_{DD(TXDO)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(drop)(dr$$ <u>Figure 15</u> shows $V_{DD(TX)}$ offset disabled behavior for both cases of $V_{DD(TX)}$ programmed for 3.0 V, 3.3 V or 3.6 V. In Standby state, whatever V<sub>THRESHOLD</sub> value is configured, V<sub>DD(TX)</sub> is regulated at 2.5 V. Figure 16 shows the case where the PN7160 is in standby state. ### 11.4.3.2 Configuration 2: an extra external voltage is used to generate the RF field TXLDO has also the possibility to generate $V_{DD(TX)}$ up to 5.25 V in case the supply of this regulator is an external supply. Minimum $V_{DD(UP)}$ and $V_{BAT}$ acceptable values depend on communication modes to be covered (see <u>Table 30</u>) The TXLDO output voltage is then given by: $$V_{DD(UP)} \ge V_{THRESHOLD} + V_{DD(TXLDO)(drop)} \Rightarrow V_{DD(TX)} = V_{THRESHOLD}$$ $$V_{THRESHOLD} \geq V_{DD(UP)} - V_{DD(TXLDO)(drop)} \geq 2.8V \Rightarrow V_{DD(TX)} = V_{DD(UP)} - V_{DD(TXLDO)(drop)}$$ Figure 18 shows the behavior of $V_{DD(TX)}$ depending on $V_{DD(UP)}$ value. PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. In Standby state, whatever V<sub>THRESHOLD</sub> is configured, V<sub>DD(TX)</sub> is regulated at 2.5 V as illustrated by Figure 16. #### 11.4.3.3 TXLDO limiter The TXLDO includes a current limiter to avoid too high current within TX1 and TX2. The current limiter block compares an image of the TXLDO output current to a reference, when the reference is reached the output current gets limited. The limiting current is $300 \text{ mA} \pm 30 \text{ mA}$ , above the specified maximum current allowed for RF operation (250 mA). ### 11.4.3.4 TXLDO: configuration Table 20. Configurations using TXLDO | PN7160 power state | TXLDO config. | Mode | $V_{DD(TX)}$ | |--------------------|-------------------------------------|------------|--------------------------------------------------------------------------------| | Active mode | configuration 1 | Full-power | 2.7 V/3 V/3.3 V/3.6 V <sup>[1]</sup> | | | configuration 2 | Full-power | 2.7 V/3 V/3.3 V/3.6 V/3.9 V/4.2 V/4.5 V/4.7 V/4.75 V/5 V/5.25 V <sup>[1]</sup> | | Standby | configuration 1 and configuration 2 | Low-power | 2.5 V | | Hard-Power down | configuration 1 and configuration 2 | Power-off | High impedance | <sup>[1]</sup> For proper operation, the V<sub>DD(TX)</sub> voltage value set shall be below the V<sub>DD(UP)</sub> - 0.3 V value. The maximum V<sub>DD(UP)</sub> value is 5.8 V in configuration 2. In configuration 1, the voltage is given by the battery then the higher voltages might not be usable. When using an external DC-to-DC with pass-through functionality, the signal TX\_PWR\_REQ is used for control purpose. The DC-to-DC will be in pass-through mode except when high transmitter power is required (by default when RF emission or RF field present). Note: the signal TX\_PWR\_REQ is not available on the HVQFN package variant. Alternatively the signal DCDC\_EN can be used for the same purpose. This signal is available on both package variants. HVQFN and VFBGA. ### 11.4.4 Very low-power RF field detector A very specific use case is the RF field detection when the NFCC is in Power Off mode. In this scenario, the NFCC should detect the presence of an external magnetic field and notify the host system about its presence. <u>Figure 19</u> shows the internal rectifier circuit. The circuit is built up by the input switches SW1 and SW2 which can disconnect the rectifier from the antenna by creating a short to ground. The rectifier itself is followed by a limiter. PN7160 PN7161 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved ### 11.5 Reset and download concept #### 11.5.1 Resetting PN7160 To enter reset, the V<sub>EN</sub> voltage shall be set to low (this is also the Hard Power Down state): Reset means resetting the embedded FW execution and the registers values to their default values. Parts of these default values are defined from EEPROM data loaded values, others are hardware defined. See Ref. [6] to know which ones are accessible to tune PN7160 to the application environment. To get out of reset: Pulling VEN voltage high with V<sub>BAT</sub> within its operating range Figure 20 shows reset done via VEN pin. See Section 15.2.1 for the timings values. #### 11.5.2 Power-up sequences PN7160 allows $V_{BAT}$ and $V_{DD(PAD)}$ to be set up independently, therefore different power-up sequences have to be considered. In all cases, host communication with PN7160 will only be possible after one defined amount of time from the different supply sequence setup and VEN reset pin. ### 11.5.2.1 $V_{BAT}$ is set up before $V_{DD(PAD)}$ This is at least the case when $V_{BAT}$ pin is directly connected to the battery and when PN7160 $V_{BAT}$ is always supplied as soon the system is supplied. As VEN pin is referred to V<sub>BAT</sub> pin, V<sub>EN</sub> shall go high after V<sub>BAT</sub> has been set. PN7160\_PN7161 See Section 15.2.1 and Section 15.2.2 for the timings values. ### 11.5.2.2 V<sub>DD(PAD)</sub> and V<sub>BAT</sub> are set up at the same time This is the case, when V<sub>BAT</sub> pin is connected to a PMU/regulator which also supply V<sub>DD(PAD)</sub>. See Section 15.2.1 and Section 15.2.2 for the timings values. ### 11.5.2.3 PN7160 has been enabled before $V_{DD(PAD)}$ is set up or before $V_{DD(PAD)}$ has been cut-off This can be the case when $V_{BAT}$ pin is directly connected to the battery and when $V_{DD(PAD)}$ is generated from a PMU. When the battery voltage is too low, then the PMU might no more be able to generate $V_{DD(PAD)}$ . When the device gets charged again, then $V_{DD(PAD)}$ is set up again. As the pins to select the interface are biased from $V_{DD(PAD)}$ , when $V_{DD(PAD)}$ disappears the pins might not be correctly biased internally and the information might be lost. Therefore it is required to make the IC boot after $V_{DD(PAD)}$ is set up again. See Section 15.2.1 and Section 15.2.2 for the timings values. #### 11.5.3 Power-down sequences During power-down sequence, $V_{\text{EN}}$ shall always be set low before $V_{\text{DD(PAD)}}$ is shut down. See Section 15.2.1 for the timings values. ### 11.5.4 Download mode PN7160 offers the possibility to download EEPROM with upgrades using the host interface commands, see Ref. [6] for more details. To enter this mode, the pin DWL\_REQ shall be pulled to V<sub>DD(PAD)</sub> before reset via VEN pin is done. See Section 15.2.1 and Section 15.2.4 for the timings values. #### 11.6 Contactless Interface Unit PN7160 supports various communication modes at different transfer speeds and modulation schemes. The following chapters give more detailed overview of selected communication modes. **Remark:** all indicated modulation index and modes in this chapter are system parameters. This means that beside the IC settings a suitable antenna tuning is required to achieve the optimum performance. ### 11.6.1 Reader/Writer communication modes Generally 5 Reader/Writer communication modes are supported: - PCD Reader/Writer for ISO/IEC 14443A/MIFARE (NFC Forum Types 2 and 4 Tags) - PCD Reader/Writer for NFC Forum Type 1 Tag - PCD Reader/Writer for NFC Forum Type 3 Tag - PCD Reader/Writer for ISO/IEC 14443B (NFC Forum Type 4 Tag) - VCD Reader/Writer for NFC Forum Type 5 Tag #### 11.6.1.1 R/W mode for NFC Forum Type 1 and 2 Tags and Type 4 Tag type A The R/W mode for NFC Forum Type 1 Tag (T1T), Type 2 Tag (T2T) and Type 4 Tag type A (T4T) is the general reader to card communication scheme according to the ISO/IEC 14443A specification. <u>Figure 26</u> describes the communication on a physical level, the communication table describes the physical parameters (the numbers take the antenna effect on modulation depth for higher data rates). Table 21. Communication overview for NFC Forum T1T, T2T and T4T type A R/W mode | Communication direction | | ISO/IEC 14443A/<br>MIFARE/<br>NFC Forum T2T<br>and T4T | ISO/IEC 14443A higher transfer speeds | | | |---------------------------------------|---------------------------|--------------------------------------------------------|---------------------------------------|-------------------------------|-------------------------------| | | Transfer speed | 106 kbit/s | 212 kbit/s | 424 kbit/s | 848 kbit/s | | | Bit length | (128/13.56) µs | (64/13.56) μs | (32/13.56) μs | (16/13.56) μs | | PN7160 → PICC | | | | | | | (data sent by PN7160 to a card) | modulation on PN7160 side | 100 % ASK | > 25 % ASK | > 25 % ASK | > 25 % ASK | | | bit coding | Modified Miller | Modified Miller | Modified Miller | Modified Miller | | PICC → PN7160 | | | | | | | (data received by PN7160 from a card) | modulation on PICC side | subcarrier load<br>modulation | subcarrier load<br>modulation | subcarrier load<br>modulation | subcarrier load<br>modulation | | | subcarrier<br>frequency | 13.56 MHz/16 | 13.56 MHz/16 | 13.56 MHz/16 | 13.56 MHz/16 | | | bit coding | Manchester | BPSK | BPSK | BPSK | The contactless coprocessor and the on-chip CPU of PN7160 handle the complete ISO/IEC 14443A/MIFARE RF-protocol, nevertheless a dedicated external host has to handle the application layer communication. ### 11.6.1.2 R/W mode for NFC Forum Type 3 Tag, FeliCa communication mode The R/W mode for NFC Forum Type 3 Tag (T3T) is the general Reader/Writer to card communication scheme according to the FeliCa specification. <u>Figure 27</u> describes the communication on a physical level, the communication overview describes the physical parameters. Table 22. Communication overview for NFC Forum T3T R/W mode, FeliCa communication mode | Communication direction | | FeliCa | FeliCa higher transfer speeds | |---------------------------------------|---------------------------|-----------------|-------------------------------| | | Transfer speed | 212 kbit/s | 424 kbit/s | | | Bit length | (64/13.56) μs | (32/13.56) μs | | PN7160 → PICC | | | | | (data sent by PN7160 to a card) | modulation on PN7160 side | 8 % - 12 % ASK | 8 % - 12 % ASK | | | bit coding | Manchester | Manchester | | PICC → PN7160 | | | | | (data received by PN7160 from a card) | modulation on PICC side | load modulation | load modulation | | | subcarrier frequency | no subcarrier | no subcarrier | | | bit coding | Manchester | Manchester | The contactless coprocessor of PN7160 and the on-chip CPU handle the FeliCa protocol. Nevertheless a dedicated external host has to handle the application layer communication. ### 11.6.1.3 R/W mode for NFC Forum type 4 Tag (T4T) type B The R/W mode for the NFC Forum Type 4 Tag of type B is the general reader to card communication scheme according to the ISO/IEC 14443B specification. <u>Figure 28</u> describes the communication on a physical level, the communication table describes the physical parameters. PN7160\_PN7161 Table 23. Communication overview for NFC Forum T4T type B R/W mode | Communication direction | | ISO/IEC 14443B | ISO/IEC 14443B higher transfer speeds | | | |---------------------------------------|---------------------------|-------------------------------|---------------------------------------|-------------------------------|-------------------------------| | | Transfer speed | 106 kbit/s | 212 kbit/s | 424 kbit/s | 848 kbit/s | | | Bit length | (128/13.56) μs | (64/13.56) μs | (32/13.56) μs | (16/13.56) µs | | PN7160 → PICC | | | | | | | (data sent by PN7160 to a card) | modulation on PN7160 side | 8 % - 14 % ASK | 8 % - 14 % ASK | 8 % - 14 % ASK | 8 % - 14 % ASK | | | bit coding | NRZ | NRZ | NRZ | NRZ | | PICC → PN7160 | | | | 1 | | | (data received by PN7160 from a card) | modulation on PICC side | subcarrier load<br>modulation | subcarrier load<br>modulation | subcarrier load<br>modulation | subcarrier load<br>modulation | | | subcarrier<br>frequency | 13.56 MHz/16 | 13.56 MHz/16 | 13.56 MHz/16 | 13.56 MHz/16 | | | bit coding | BPSK | BPSK | BPSK | BPSK | The contactless coprocessor and the on-chip CPU of PN7160 handles the complete ISO/IEC 14443B RF-protocol, nevertheless a dedicated external host has to handle the application layer communication. ### 11.6.1.4 R/W mode for NFC Forum Type 5 Tag The R/W mode for NFC Forum Type 5 Tag (T5T) is the general reader to card communication scheme according to the ISO/IEC 15693 specification. PN7160 communicates with VICC (Type 5 Tag) using only 26.48 kbit/s with single subcarrier. PN7160 supports the commands as defined by the ETSI HCI (see Ref. [12]) and on top offers the inventory of the tags (anti-collision sequence) on its own. Figure 29 shows the communication schemes used. The following communication scheme is possible. Table 24. Communication overview for NFC Forum T5T R/W mode | Table 24. Communication overview for the G Fordin For Tawa mode | | | | | |-----------------------------------------------------------------|---------------------------|----------------|--|--| | Communication direction | | | | | | PN7160 → VICC | | | | | | (data sent by PN7160 to a tag) | transfer speed | 26.48 kbit/s | | | | | bit length | (512/13.56) µs | | | | | modulation on PN7160 side | 100 % ASK | | | PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. © 2023 NXP B.V. All rights reserved. Table 24. Communication overview for NFC Forum T5T R/W mode...continued | Communication direction | | | |--------------------------------------|-------------------------|-------------------------------------------| | | bit coding | pulse position modulation 1 out of 4 mode | | VICC → PN7160 | | | | (data received by PN7160 from a tag) | transfer speed | 26.48 kbit/s | | | bit length | (512/13.56) µs | | | modulation on VICC side | subcarrier load modulation | | | subcarrier frequency | single subcarrier | | | bit coding | Manchester | #### 11.6.2 ISO/IEC 18092, Ecma 340 NFCIP-1 communication modes An NFCIP-1 communication takes place between 2 devices: - NFC Initiator: generates RF field at 13.56 MHz and starts the NFCIP-1 communication. - NFC Target: responds to NFC Initiator command either in a load modulation scheme in Passive communication mode or using a self-generated and self-modulated RF field for Active communication mode. The NFCIP-1 communication differentiates between Active and Passive communication modes. - Active communication mode means both the NFC Initiator and the NFC Target are using their own RF field to transmit data - Passive communication mode means that the NFC Target answers to an NFC Initiator command in a load modulation scheme. The NFC Initiator is active in terms of generating the RF field. PN7160 supports the Active Initiator, Active Target, Passive Initiator and Passive Target communication modes at the transfer speeds 106 kbit/s, 212 kbit/s and 424 kbit/s as defined in the NFCIP-1 standard. The contactless coprocessor of PN7160 and the on-chip CPU handle NFCIP-1 protocol, for all communication modes and data rates, for both NFC Initiator and NFC Target. Nevertheless a dedicated external host has to handle the application layer communication. #### 11.6.2.1 Active communication mode Active communication mode means both the NFC Initiator and the NFC Target are using their own RF field to transmit data. PN7160\_PN7161 Table 25 gives an overview of the Active communication modes: Table 25. Overview for Active communication mode | Communication direction | | ISO/IEC 18092, Ecma | a 340, NFCIP-1 | | | |-----------------------------|------------|---------------------|-------------------------------|-------------------------------|--| | | Baud rate | 106 kbit/s | 212 kbit/s | 424 kbit/s | | | | Bit length | (128/13.56) µs | (64/13.56) μs | (32/13.56) μs | | | NFC Initiator to NFC Target | | | | | | | | modulation | 100 % ASK | 8 % - 30 % ASK <sup>[1]</sup> | 8 % - 30 % ASK <sup>[1]</sup> | | | | bit coding | Modified Miller | Manchester | Manchester | | | NFC Target to NFC Initiator | | | | | | | | modulation | 100 % ASK | 8 % - 30 % ASK <sup>[1]</sup> | 8 % - 30 % ASK <sup>[1]</sup> | | | | bit coding | Miller | Manchester | Manchester | | <sup>[1]</sup> This modulation index range is according to NFCIP-1 standard. It might be that some NFC Forum type 3 cards does not withstand the full range as based on FeliCa range which is narrow (8 % to 14 % ASK). To adjust the index, see [8]. #### 11.6.2.2 Passive communication mode Passive communication mode means that the NFC Target answers to an NFC Initiator command in a load modulation scheme. Table 26 gives an overview of the Passive communication modes: Table 26. Overview for Passive communication mode | Communication direction | | ISO/IEC 18092, Ecma 340, NFCIP-1 | | | | | |-----------------------------|----------------------|----------------------------------|-------------------------------|-------------------------------|--|--| | | Baud rate | 106 kbit/s | 212 kbit/s | 424 kbit/s | | | | | Bit length | (128/13.56) μs | (64/13.56) μs | (32/13.56) μs | | | | NFC Initiator to NFC Target | | | | | | | | | modulation | 100 % ASK | 8 % - 30 % ASK <sup>[1]</sup> | 8 % - 30 % ASK <sup>[1]</sup> | | | | | bit coding | Modified Miller | Manchester | Manchester | | | | NFC Target to NFC Initiator | | | | | | | | | modulation | subcarrier load modulation | load modulation | load modulation | | | | | subcarrier frequency | 13.56 MHz/16 | no subcarrier | no subcarrier | | | | | bit coding | Manchester | Manchester | Manchester | | | <sup>[1]</sup> This modulation index range is according to NFCIP-1 standard. It might be that some NFC Forum type 3 cards does not withstand the full range as based on FeliCa range which is narrow (8 % to 14 % ASK). To adjust the index, see Ref. [8]. ## 11.6.2.3 NFCIP-1 framing and coding The NFCIP-1 framing and coding in Active and Passive communication modes are defined in the NFCIP-1 standard: ISO/IEC 18092 or Ecma 340. PN7160\_PN7161 #### 11.6.2.4 NFCIP-1 protocol support The NFCIP-1 protocol is not completely described in this document. For detailed explanation of the protocol, refer to the ISO/IEC 18092 or Ecma 340 NFCIP-1 standard. However the datalink layer is according to the following policy: - Transaction includes initialization, anti-collision methods and data transfer. This sequence must not be interrupted by another transaction. - PSL shall be used to change the speed between the target selection and the data transfer, but the speed should not be changed during a data transfer. #### 11.6.3 Card mode PN7160 can be addressed as an NFC Forum T4T, ISO/IEC 14443A, MIFARE, or ISO/IEC 14443B card. This means that PN7160 can generate an answer in a load modulation scheme according to the ISO/IEC 14443A, and ISO/IEC 14443B interface description. Remark: PN7160 does not support a complete card protocol. This has to be handled by the host controller. Table 27, Table 28 describe the physical parameters. #### 11.6.3.1 NFC Forum T4T, ISO/IEC 14443A Table 27. Overview for NFC Forum T4T, ISO/IEC 14443A card mode | Communication | | ISO/IEC 14443A | ISO/IEC 14443A hi | gher transfer speeds | |------------------------------------------|---------------------------|----------------------------|----------------------------|----------------------------| | direction | Transfer speed | 106 kbit/s | 212 kbit/s | 424 kbit/s | | | Bit length | (128/13.56) μs | (64/13.56) μs | (32/13.56) μs | | <b>PCD</b> → PN7160 | 1 | | | | | (data received by PN7160<br>from a card) | modulation on PCD side | 100 % ASK | > 25 % ASK | > 25 % ASK | | | bit coding | Modified Miller | Modified Miller | Modified Miller | | PN7160 → PCD | | | | | | (data sent by PN7160 to a card) | modulation on PN7160 side | subcarrier load modulation | subcarrier load modulation | subcarrier load modulation | | | subcarrier<br>frequency | 13.56 MHz/16 | 13.56 MHz/16 | 13.56 MHz/16 | | | bit coding | Manchester | BPSK | BPSK | # 11.6.3.2 NFC Forum T4T, ISO/IEC 14443B card mode Table 28. Overview for NFC Forum T4T, ISO/IEC 14443B card mode | | | ISO/IEC 14443B | ISO/IEC 14443B higher transfer speeds | | | |-----------------------------------------|------------------------|----------------|---------------------------------------|----------------|--| | | Transfer speed | 106 kbit/s | 212 kbit/s | 424 kbit/s | | | | Bit length | (128/13.56) μs | (64/13.56) μs | (32/13.56) µs | | | <b>PCD</b> → PN7160 | | | | | | | (data received by PN7160 from a Reader) | modulation on PCD side | 8 % - 14 % ASK | 8 % - 14 % ASK | 8 % - 14 % ASK | | | | bit coding | NRZ | NRZ | NRZ | | PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. Table 28. Overview for NFC Forum T4T, ISO/IEC 14443B card mode...continued | Communication | | ISO/IEC 14443B | ISO/IEC 14443B higher transfer speeds | | | |--------------------------------------|---------------------------|-------------------------------|---------------------------------------|----------------------------|--| | direction | Transfer speed | 106 kbit/s | 212 kbit/s | 424 kbit/s | | | | Bit length | (128/13.56) µs | (64/13.56) μs | (32/13.56) μs | | | PN7160 → PCD | | | | | | | (data sent by PN7160 to a<br>Reader) | modulation on PN7160 side | subcarrier load<br>modulation | subcarrier load<br>modulation | subcarrier load modulation | | | | subcarrier<br>frequency | 13.56 MHz/16 | 13.56 MHz/16 | 13.56 MHz/16 | | | | bit coding | BPSK | BPSK | BPSK | | # 11.6.4 Frequency interoperability When in communication, PN7160 is generating some RF frequencies. PN7160 is also sensitive to some RF signals as it is looking from data in the field. In order to avoid interference with others RF communication, it is required to tune the antenna and design the board according to Ref. [7]. Although ISO/IEC 14443 and ISO/IEC 18092/Ecma 340 allows an RF frequency of 13.56 MHz $\pm$ 7 kHz, FCC regulation does not allow this wide spread and limits the dispersion to $\pm$ 100 ppm, which is in line with PN7160 capability, see <u>Table 17</u> and <u>Table 18</u>. # 12 Limiting values Table 29. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). | Symbol | Parameter | Conditions | | Min | Max | Unit | |----------------------|-------------------------------------|-------------------------------------------------|-----|-----|------|------| | V <sub>DD(PAD)</sub> | V <sub>DD(PAD)</sub> supply voltage | supply voltage for host interface | | - | 4.2 | V | | V <sub>DD(UP)</sub> | V <sub>DD(UP)</sub> supply voltage | supply voltage for host interface | | - | 7 | V | | $V_{BAT}$ | battery supply voltage | | | - | 6 | V | | V <sub>ESD</sub> | electrostatic discharge voltage | HBM; 1500 Ω, 100 pF; EIA/<br>JESD22-A114-D | | - | 2 | kV | | | | CDM; field induced model; EIA/<br>JESC22-C101-C | | - | 1 | kV | | T <sub>stg</sub> | storage temperature | | | -40 | +150 | °C | | P <sub>tot</sub> | total power dissipation | all modes | [1] | - | 620 | mW | | V <sub>RXN(i)</sub> | RXN input voltage | | | 0 | 2.5 | V | | V <sub>RXP(i)</sub> | RXP input voltage | | | 0 | 2.5 | V | <sup>[1]</sup> The design of the solution shall be done so that for the different use cases targeted the power to be dissipated from the field or generated by PN7160 does not exceed this value. # **Recommended operating conditions** Table 30. Operating conditions | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|------------|------|------|------|------| | T <sub>amb</sub> | ambient operating temperature | JEDEC PCB-0.5 | | -30 | - | +85 | °C | | $V_{BAT}$ | battery supply voltage | Card Emulation and Passive<br>Target; V <sub>SS</sub> = 0 V | [1] | 2.5 | - | 5.5 | V | | | | Reader, Active Initiator and<br>Active Target; V <sub>SS</sub> = 0 V | [1] | 2.8 | - | 5.5 | V | | V <sub>DD(UP)</sub> | V <sub>DD(UP)</sub> input supply voltage | Reader, Active Initiator and<br>Active Target; V <sub>SS</sub> = 0 V | [1] | 2.8 | - | 5.8 | V | | | | All other cases except HPD state; V <sub>SS</sub> = 0 V | [1]<br>[2] | 2.5 | - | 5.8 | V | | V <sub>DD(PAD)</sub> | V <sub>DD(PAD)</sub> supply voltage | supply voltage for host | [1] | 1.65 | 1.8 | 1.95 | V | | | | interface; V <sub>SS</sub> = 0 V | | 3.0 | 3.3 | 3.6 | V | | P <sub>tot</sub> | total power dissipation | PCD mode at typical $V_{DD(TX)}$<br>= 5.25 V, $V_{DD(UP)}$ = 5.8 V and $V_{BAT}$ = 3.6 V; includes power from $V_{BAT}$ and $V_{DD(UP)}$ | | - | - | 620 | mW | | I <sub>BAT</sub> | battery supply current | in Hard Power Down state;<br>V <sub>BAT</sub> = 3.6 V; T = 25 °C | [3] | - | 10.5 | 16 | μΑ | | | | in Standby state; V <sub>BAT</sub> = 3.6 V | | | | | | | | | enhanced RF detector | | - | 31 | 52 | μA | | | | low sensitivity RF detector | | - | 21 | 36 | μA | | | | in low-power polling loop; V <sub>BAT</sub> = 3.6 V; T = 25 °C; loop time = 500 ms | | - | 100 | - | μА | | | | continuous total current<br>consumption in PCD mode at<br>V <sub>BAT</sub> = 3.6 V | [4] | - | - | 290 | mA | | I <sub>th(Ilim)</sub> | current limit threshold | current limiter on transmitter | [4] | 270 | 300 | 330 | mA | $V_{SS}$ represents $V_{SS(PAD)}$ and $V_{SS(TX)}$ . When $V_{DD(UP)}$ is below 2.8 V the TXLDO can be in follower mode (see Section 11.4.3), there will be no more $V_{DD(UP)}$ noise rejection. Any noise below 848 kbit/s will affect the performance. External clock on NFC\_CLK\_XTAL1 must be LOW. This is considering an antenna tuned to sink maximum 250 mA continuous current from the transmitter. The antenna shall be tuned to never exceed this 250 mA maximum current. # 14 Thermal characteristics #### Table 31. Thermal characteristics VFBGA64 package | Symbol | Parameter | Conditions | Тур | Unit | |----------------------|---------------------------------------------|--------------------------------------------------------------|------|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air with exposed pad soldered on a 4 layer JEDEC PCB | 52.0 | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | - | 10.0 | K/W | #### Table 32. Thermal characteristics HVQFN40 package | Symbol | Parameter | Conditions | Тур | Unit | |----------------------|---------------------------------------------|--------------------------------------------------------------|------|------| | R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | in free air with exposed pad soldered on a 4 layer JEDEC PCB | 28.0 | K/W | | R <sub>th(j-c)</sub> | thermal resistance from junction to case | - | 13.2 | K/W | #### **Table 33. Junction Temperature** | Symbol | Parameter | Conditions | Max | Unit | |--------------------|------------------------------|------------|-----|------| | T <sub>j_max</sub> | maximum junction temperature | - | 125 | °C | #### Table 34. Thermal Shutdown Temperature | Symbol | Parameter | Conditions | Тур | Unit | |--------|------------------------------------------------------------------|------------|-----|------| | | shutdown of chip due to high temperature detected by temp sensor | - | 125 | °C | ## 15 Characteristics ## 15.1 Current consumption characteristics Table 35. Current consumption characteristics for operating ambient temperature range | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------------------------|---|------|-----|-----|------| | I <sub>BAT</sub> battery supply current | battery supply current | in Hard Power Down state; V <sub>BAT</sub> = 3.6 V; VEN voltage = 0 V | | - | 10 | 24 | μA | | | in Standby state; V <sub>BAT</sub> = 3.6 V; | [1] | - | 20 | 35 | μΑ | | | | in Idle and Target Active power states; V <sub>BAT</sub> = 3.6 V | | - | 4.55 | - | mA | | | | in Initiator Active power state;<br>V <sub>BAT</sub> = 3.6 V; RF on | [2] | - | 240 | - | mA | | <sup>[1]</sup> Refer to Section 11.1.2 for the description of the power modes. #### 15.2 Functional block electrical characteristics #### 15.2.1 Reset via VEN Table 36. Reset timing | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|---------------------|------------|-----|-----|-----|------| | t <sub>WL(VEN)</sub> | pulse width VEN LOW | to reset | 10 | - | - | μs | | t <sub>boot</sub> | boot time | | - | - | 2.5 | ms | #### 15.2.2 Power-up timings Table 37. Power-up timings | Table 37. Fower-u | p90 | | | | | | |-----------------------------|---------------------------------------------------------|-----------------------------------------------|-----|-----|-----|------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | t <sub>t(VBAT-VEN)</sub> | transition time from pin $V_{BAT}$ to pin VEN | V <sub>BAT</sub> , VEN voltages = HIGH | 0 | - | - | ms | | t <sub>t(VDDPAD-VEN)</sub> | transition time from pin $V_{DD(PAD)}$ to pin VEN | V <sub>DD(PAD)</sub> , VEN<br>voltages = HIGH | 0 | - | - | ms | | t <sub>t(VBAT-VDDPAD)</sub> | transition time from pin $V_{BAT}$ to pin $V_{DD(PAD)}$ | $V_{BAT}$ , $V_{DD(PAD)}$ = HIGH | 0 | - | - | ms | ## 15.2.3 Power-down timings Table 38. Power-down timings | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|----------------------------------|------------|-----|-----|-----|------| | t <sub>WL(VBAT)</sub> | pulse width V <sub>BAT</sub> LOW | | 20 | - | - | ms | | t <sub>d</sub> | delay time | | 0 | - | - | ms | PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. <sup>[2]</sup> For transmitter current tuned at 210 mA unloaded. ## 15.2.4 Download mode timings Table 39. Download mode timings | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|-----------|---------------------------------|-----|-----|-----|------| | $t_{t(DWL\_REQ-VEN)}$ | • | DWL_REQ, VEN<br>voltages = HIGH | 0 | 0.5 | - | ms | # 15.2.5 I<sup>2</sup>C-bus timings Here below are timings and frequency specifications. Table 40. High-speed mode I<sup>2</sup>C-bus timings specification | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|--------------------------------------------|---------------------------------------------------|-------------------------|-----|------| | f <sub>clk(HIF4)</sub> | clock frequency on pin HIF4 | I <sup>2</sup> C-bus SCL; C <sub>b</sub> < 100 pF | 0 | 3.4 | MHz | | t <sub>SU;STA</sub> | set-up time for a repeated START condition | C <sub>b</sub> < 100 pF | 160 | - | ns | | t <sub>HD;STA</sub> | hold time (repeated) START condition | C <sub>b</sub> < 100 pF | 160 | - | ns | | t <sub>LOW</sub> | LOW period of the SCL clock | C <sub>b</sub> < 100 pF | 160 | - | ns | | t <sub>HIGH</sub> | HIGH period of the SCL clock | C <sub>b</sub> < 100 pF | 60 | - | ns | | t <sub>SU;DAT</sub> | data set-up time | C <sub>b</sub> < 100 pF | 10 | - | ns | | t <sub>HD;DAT</sub> | data hold time | C <sub>b</sub> < 100 pF | 0 | - | ns | | t <sub>r(HIF3)</sub> | rise time on pin HIF3 | I <sup>2</sup> C-bus SDA; C <sub>b</sub> < 100 pF | 10 | 80 | ns | | t <sub>f(HIF3)</sub> | fall time on pin HIF3 | I <sup>2</sup> C-bus SDA; C <sub>b</sub> < 100 pF | 10 | 80 | ns | | V <sub>hys</sub> | hysteresis voltage | Schmitt trigger inputs; C <sub>b</sub> < 100 pF | 0.1V <sub>DD(PAD)</sub> | - | V | Table 41. Fast mode I<sup>2</sup>C-bus timings specification | Symbol | Parameter | Conditions | Min | Max | Unit | |------------------------|-----------------------------|-----------------------------------------|-----|-----|------| | f <sub>clk(HIF4)</sub> | clock frequency on pin HIF4 | $I^2$ C-bus SCL; $C_b < 400 \text{ pF}$ | 0 | 400 | kHz | PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. Table 41. Fast mode I<sup>2</sup>C-bus timings specification...continued | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------|--------------------------------------------|-------------------------------------------------|-------------------------|-----|------| | t <sub>SU;STA</sub> | set-up time for a repeated START condition | C <sub>b</sub> < 400 pF | 600 | - | ns | | t <sub>HD;STA</sub> | hold time (repeated) START condition | C <sub>b</sub> < 400 pF | 600 | - | ns | | t <sub>LOW</sub> | LOW period of the SCL clock | C <sub>b</sub> < 400 pF | 1.3 | - | μs | | t <sub>HIGH</sub> | HIGH period of the SCL clock | C <sub>b</sub> < 400 pF | 600 | - | ns | | t <sub>SU;DAT</sub> | data set-up time | C <sub>b</sub> < 400 pF | 100 | - | ns | | t <sub>HD;DAT</sub> | data hold time | C <sub>b</sub> < 400 pF | 0 | 900 | ns | | V <sub>hys</sub> | hysteresis voltage | Schmitt trigger inputs; C <sub>b</sub> < 400 pF | 0.1V <sub>DD(PAD)</sub> | - | V | # 15.2.6 SPI-bus timings Table 42. SPI-bus timings specification | Symbol | Parameter | Conditions | | Min | Max | Unit | |------------------------|--------------------------|------------|-----|-----|-----|------| | T <sub>clk(HIF4)</sub> | clock period on pin HIF4 | SPI SCK | | 142 | - | ns | | t <sub>su(HIF2)</sub> | HIF2 set-up time | SPI MOSI | [1] | 35 | - | ns | | t <sub>h(HIF2)</sub> | HIF2 hold time | SPI MOSI | [1] | 35 | - | ns | | t <sub>h(HIF3)</sub> | HIF3 hold time | SPI MISO | [2] | - | 37 | ns | | h(HIF1) | HIF1 hold time | SPI NSS | [1] | 37 | - | ns | | su(HIF1) | HIF1 set-up time | SPI NSS | [1] | 142 | - | ns | PN7160\_PN7161 Controlled by host. Controlled by PN7160. ## 15.2.7 Active load modulation phase #### Table 43. Active load modulation phase error | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------|-----------|------------------------------------------------------------------------------------------|-----|-----|-----|------| | Eφ | | ALM phase error from RXP input to clock recovery output 50 mV < V <sub>RX</sub> < 500 mV | - 5 | - | + 5 | 0 | ### 15.3 Pin characteristics # 15.3.1 NFC\_CLK\_XTAL1 and XTAL2 pins characteristics #### Table 44. Input clock characteristics on NFC\_CLK\_XTAL1 when using PLL | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------|----------------------------|------------|-----|-----|-----|------| | $V_{i(p-p)}$ | peak-to-peak input voltage | | 0.2 | - | 1.8 | V | | δ | duty cycle | | 35 | - | 65 | % | #### Table 45. Pin characteristics for NFC CLK XTAL1 when PLL input | Symbol | Parameter | Conditions | Min | Tvn | Max | Unit | |--------------------------|----------------------------------|----------------------|--------|-----|-----------|-------| | Syllibol | Parameter | Conditions | IVIIII | Тур | IVIAX | OTIIL | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DDD}$ | -1 | - | +1 | μA | | I <sub>IL</sub> | LOW-level input current | V <sub>I</sub> = 0 V | -1 | - | +1 | μA | | Vi | input voltage | | - | - | $V_{DDD}$ | V | | V <sub>i(clk)(p-p)</sub> | peak-to-peak clock input voltage | | 200 | - | - | mV | | Ci | input capacitance | all power modes | - | 2 | - | pF | #### Table 46. Pin characteristics for 27.12 MHz crystal oscillator | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------|---------------------------------|--------------------------|-----|-----|-----|------| | C <sub>i(NFC_CLK_XTAL1)</sub> | NFC_CLK_XTAL1 input capacitance | V <sub>DDD</sub> = 1.8 V | - | 2 | - | pF | | C <sub>i(XTAL2)</sub> | XTAL2 input capacitance | | - | 2 | - | pF | #### Table 47. PLL accuracy | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |---------------------|---------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | f <sub>o(acc)</sub> | output frequency accuracy | deviation added to NFC_CLK_XTAL1 frequency on RF frequency generated; worst case whatever input frequency | -30 | - | +30 | ppm | ## 15.3.2 VEN input pin characteristics #### Table 48. VEN input pin characteristics | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------------|------------|-----|-----|------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | | 1.1 | - | V <sub>BAT</sub> | V | PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. Table 48. VEN input pin characteristics...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|--------------------------|--------------------------------|-----|-----|-----|------| | V <sub>IL</sub> | LOW-level input voltage | | 0 | - | 0.4 | V | | I <sub>IH</sub> | HIGH-level input current | VEN voltage = V <sub>BAT</sub> | -1 | - | +1 | μΑ | | I <sub>IL</sub> | LOW-level input current | VEN voltage = 0 V | -1 | - | +1 | μΑ | | C <sub>i</sub> | input capacitance | | - | 5 | - | pF | # 15.3.3 Output pin characteristics for IRQ, CLK\_REQ Table 49. Output pin characteristics for IRQ, CLK REQ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|---------------------------|----------------------------|---------|----------------------------|-----|----------------------|------| | V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> < 3 mA | | V <sub>DD(PAD)</sub> - 0.4 | - | V <sub>DD(PAD)</sub> | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> < 3 mA | | 0 | - | 0.4 | V | | C <sub>L</sub> | load capacitance | | | - | - | 20 | pF | | t <sub>f</sub> | fall time | C <sub>L</sub> = 12 pF max | [1] | 2 | - | 10 | ns | | t <sub>r</sub> | rise time | C <sub>L</sub> = 12 pF max | [1] | 2 | - | 10 | ns | | R <sub>pd</sub> | pull-down resistance | for IRQ and CLK_REQ | [2] | 0.35 | - | 0.85 | ΜΩ | | | | for IRQ and CLK_REQ | [3] [4] | 55 | - | 120 | kΩ | - See Figure 35. - [2] [3] [4] Pull-down resistance is activated in HPD state. - Pull-down resistance can be activated by firmware in Standby state. Pull-down resistance can be activated by firmware in Active state. ## 15.3.4 Output pin characteristics for TX\_PWR\_REQ Table 50. Output pin characteristics for TX\_PWR\_REQ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|---------------------------|----------------------------|-----|------------------------|-----|-----------|------| | V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> < 3 mA | [1] | V <sub>DDD</sub> - 0.4 | - | $V_{DDD}$ | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> < 3 mA | [1] | 0 | - | 0.4 | V | | C <sub>L</sub> | load capacitance | | | - | - | 20 | pF | | t <sub>f</sub> | fall time | C <sub>L</sub> = 12 pF max | [2] | 2 | - | 10 | ns | | t <sub>r</sub> | rise time | C <sub>L</sub> = 12 pF max | [2] | 2 | - | 10 | ns | | R <sub>pd</sub> | pull-down resistance | | [3] | 55 | - | 120 | kΩ | | R <sub>pu</sub> | pull-up resistance | | [4] | 55 | - | 120 | kΩ | $TX\_PWR\_REQ \ active \ driving \ is \ only \ possible \ when \ V_{DD(PAD)} \ is \ present. \ When \ V_{DD(PAD)} \ is \ not \ present, \ only \ pull-up \ or \ pull-down \ resistors \ can \ be \ enabled.$ See Figure 35. All information provided in this document is subject to legal disclaimers. - [3] Unless disable by firmware, pull-down resistance is always activated. - [4] Can be enabled by firmware. #### 15.3.5 Output pin characteristics for DCDC\_EN Table 51. Output pin characteristics for DCDC\_EN | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|----------------------------|------------------------------|-----|----------------------|------| | V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> < 3 mA [1] | V <sub>DD(PAD</sub><br>- 0.4 | - | V <sub>DD(PAD)</sub> | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> < 3 mA [1] | 0 | - | 0.4 | V | | C <sub>L</sub> | load capacitance | | - | - | 20 | pF | <sup>[1]</sup> DCDC\_EN active driving is only possible when V<sub>DD(PAD)</sub> is present. When V<sub>DD(PAD)</sub> is not present, only pull-up or pull-down resistors can be enabled. # 15.3.6 Input pin characteristics for DWL\_REQ, WKUP\_REQ Table 52. Input pin characteristics for DWL\_REQ, WKUP\_REQ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|--------------------------|----------------------------------------|-----|--------------------------|-----|--------------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | typical 1.8 V interface supply voltage | | 0.65V <sub>DD(PAD)</sub> | - | - | V | | | | typical 3.3 V interface supply voltage | | 2.0 | | | V | | V <sub>IL</sub> | LOW-level input voltage | typical 1.8 V interface supply voltage | | - | - | 0.35V <sub>DD(PAD)</sub> | V | | | | typical 3.3 V interface supply voltage | | | | 0.8 | | | I <sub>IH</sub> | HIGH-level input current | | | -1 | - | +1 | μA | | I <sub>IL</sub> | LOW-level input current | | | -1 | - | +1 | μA | | C <sub>i</sub> | input capacitance | | | - | 5 | - | pF | | R <sub>pd</sub> | pull-down resistance | pull-down | | | | | | | | | DWL_REQ pin | [1] | 0.35 | - | 0.85 | ΜΩ | | | | WKUP_REQ pin | [1] | 55 | - | 120 | kΩ | <sup>[1]</sup> Activated in HPD state. ## 15.3.7 Input pin characteristics for RXN and RXP Table 53. Input pin characteristics for RXN and RXP | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|------------------------------------------------------|----------------------------|-----|-----|-------------------------|------| | V <sub>RXN(i)</sub> | RXN input voltage | | 0 | - | V <sub>DDA</sub> - 0.05 | V | | V <sub>RXP(i)</sub> | RXP input voltage | | 0 | - | V <sub>DDA</sub> - 0.05 | V | | C <sub>i(RXN)</sub> | RXN input capacitance | | - | 6 | - | pF | | C <sub>i(RXP)</sub> | RXP input capacitance | | - | 6 | - | pF | | Z <sub>i(RXN-VDDMID)</sub> | input impedance between RXN and V <sub>DD(MID)</sub> | Reader, card and P2P modes | 0 | - | 15 | kΩ | PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. Table 53. Input pin characteristics for RXN and RXP...continued | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------------|-----------------------------------------------|---------------------------------------------------------------|-----|-----|-------------------------|---------| | Z <sub>i(RXP-VDDMID)</sub> | input impedance between RXP and $V_{DD(MID)}$ | Reader, card and P2P modes | 0 | - | 15 | kΩ | | V <sub>i(dyn)(RXN)</sub> | RXN minimum dynamic input | Miller coded | | | | | | | voltage | 106 kbit/s | - | - | 20 | mV(p-p) | | | | 212 kbit/s to 424 kbit/<br>s | - | - | 20 | mV(p-p) | | V <sub>i(dyn)(RXP)</sub> | RXP minimum dynamic input | Miller coded | | | | | | | voltage | 106 kbit/s | - | - | 20 | mV(p-p) | | | | 212 kbit/s to 424 kbit/<br>s | - | - | 20 | mV(p-p) | | $V_{i(dyn)(RXN)}$ | RXN minimum dynamic input voltage | Manchester, NRZ or<br>BPSK coded; 106 kbit/s<br>to 848 kbit/s | - | - | 20 | mV(p-p) | | $V_{i(dyn)(RXP)}$ | RXP minimum dynamic input voltage | Manchester, NRZ or<br>BPSK coded; 106 kbit/s<br>to 848 kbit/s | - | - | 20 | mV(p-p) | | $V_{i(dyn)(RXN)}$ | RXN maximum dynamic input voltage | All data coding; 106 kbit/<br>s to 848 kbit/s | - | - | V <sub>DDA</sub> - 0.05 | V(p-p) | | $V_{i(dyn)(RXP)}$ | RXP maximum dynamic input voltage | All data coding; 106 kbit/<br>s to 848 kbit/s | - | - | V <sub>DDA</sub> - 0.05 | V(p-p) | | $V_{i(RF)}$ | RF input voltage for RF level detector | RF input voltage<br>detected for 9 mV<br>threshold | 5.5 | 9 | 15 | mV(p-p) | | | RF input voltage for NFC level detector | RF input voltage<br>detected for 15 mV<br>threshold | 8 | 15 | 23 | mV(p-p) | # 15.3.8 ANT1 and ANT2 pin characteristics Table 54. Electrical characteristics of ANT1 and ANT2 | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |----------------|------------------|--------------------------------|-----|-----|-----|-----|------| | R <sub>I</sub> | input resistance | switches closed; for pins ANTX | [1] | - | 10 | 17 | Ω | | I <sub>I</sub> | input current | for pins ANTX | [1] | -50 | - | +50 | mA | <sup>[1]</sup> With X = 1 or 2. # 15.3.9 $V_{DD(HF)}$ and $V_{DDD}$ pins characteristics Table 55. Electrical characteristics of $V_{\text{DD}(\text{HF})}$ and $V_{\text{DDD}}$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |---------------------|---------------------------------------|--------------------------|-----|-----|-----|------|------| | V <sub>DD(HF)</sub> | V <sub>DD(HF)</sub> supply voltage | I <sub>ANTX</sub> = 5 mA | [1] | - | 2.7 | - | V | | $V_{DDD}$ | V <sub>DDD</sub> supply voltage 1.8 V | V <sub>SS</sub> = 0 V | | 1.7 | 1.8 | 1.95 | V | <sup>[1]</sup> With X = 1 or 2. PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. ## 15.3.10 Output pin characteristics for TX1 and TX2 Table 56. Output pin characteristics for TX1 and TX2 | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|---------------------------|-------------------------------------------------------------------------------|--|---------------------------|-----|-----|------| | V <sub>OH</sub> | HIGH-level output voltage | V <sub>DD(TX)</sub> = 3.3 V and I <sub>OH</sub> = 30 mA; PMOS driver fully on | | V <sub>DD(TX)</sub> - 150 | - | - | mV | | V <sub>OL</sub> | LOW-level output voltage | V <sub>DD(TX)</sub> = 3.3 V and I <sub>OL</sub> = 30 mA; NMOS driver fully on | | - | - | 200 | mV | Table 57. Output resistance for TX1 and TX2 | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|------------------------------|---------------------------------------------------------------------|-----|------|-----|-----|------| | R <sub>OL</sub> | LOW-level output resistance | V <sub>DD(TX)</sub> - 100 mV; CWGsN = 01h | | - | - | 80 | Ω | | | | V <sub>DD(TX)</sub> - 100 mV; CWGsN = 0Fh | | - | 0.9 | - | Ω | | R <sub>OH</sub> | HIGH-level output resistance | $V_{DD(TX)} = 5 \text{ V}; V_{(TXn)} = V_{DD(TX)} - 100 \text{ mV}$ | [1] | 0.65 | 0.9 | 1.4 | Ω | <sup>[1]</sup> With n = 1 or 2. # 15.3.11 Input pin characteristics for HIF1 (used as SPI-bus NSS, used as I<sup>2</sup>C-bus address 0), HIF2 (used as SPI-bus MOSI, used as I<sup>2</sup>C-bus address 1), HIF4 (used as SPI-bus SCK) Table 58. Input pin characteristics for HIF1 (used as SPI-bus NSS, used as $I^2$ C-bus address 0), HIF2 (used as SPI-bus MOSI, used as $I^2$ C-bus address 1), HIF4 (used as SPI-bus SCK) | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|--------------------------|------------------------------------------------------------------------------------------------|-----|--------------------------|-----|--------------------------|------| | V <sub>IH</sub> | HIGH-level input voltage | | | 0.65V <sub>DD(PAD)</sub> | - | V <sub>DD(PAD)</sub> | V | | V <sub>IL</sub> | LOW-level input voltage | | | 0 | - | 0.35V <sub>DD(PAD)</sub> | V | | I <sub>IH</sub> | HIGH-level input current | $V_{I} = V_{DD(PAD)}$ | | -1 | - | +1 | μA | | I <sub>IL</sub> | LOW-level input current | V <sub>I</sub> = 0 V | | -1 | - | +1 | μΑ | | C <sub>i</sub> | input capacitance | | | - | 5 | - | pF | | R <sub>pu</sub> | pull-up resistance | HIF1 used as I <sup>2</sup> C-bus<br>address 0; HIF2 used as<br>I <sup>2</sup> C-bus address 1 | [1] | 55 | - | 120 | kΩ | <sup>[1]</sup> Unless disable by firmware, extra pull-up resistance is always activated. # 15.3.12 Pin characteristics for HIF3 (used as I<sup>2</sup>C-bus SDA) and HIF4 (used as I<sup>2</sup>C-bus SCL) Table 59. Pin characteristics for HIF3 (used as I<sup>2</sup>C-bus SDA) and HIF4 (used as I<sup>2</sup>C-bus SCL) | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------|--------------------------|------------------------|-----|-----|-----|-----|------| | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> < 3 mA | [1] | 0 | - | 0.4 | V | | C <sub>L</sub> | load capacitance | | | - | - | 10 | pF | PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. Table 59. Pin characteristics for HIF3 (used as I<sup>2</sup>C-bus SDA) and HIF4 (used as I<sup>2</sup>C-bus SCL)...continued | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------------|--------------------------|---------------------------------------------------------------------|-----|-------------------------|-----|-------------------------|------| | t <sub>f</sub> fall tir | fall time | $C_L$ = 100 pF; Rpull-up = 2 k $\Omega$ ;<br>Standard and Fast mode | [1] | 30 | - | 250 | ns | | | | $C_L$ = 100 pF; Rpull-up = 1 k $\Omega$ ;<br>High-speed mode | [1] | 80 | - | 110 | ns | | t <sub>r</sub> | rise time | $C_L$ = 100 pF; Rpull-up = 2 k $\Omega$ ;<br>Standard and Fast mode | [1] | 30 | - | 250 | ns | | | | $C_L$ = 100 pF;<br>Rpull-up = 1 k $\Omega$ ;<br>High-speed mode | [1] | 10 | - | 100 | ns | | V <sub>IH</sub> | HIGH-level input voltage | | | 0.7V <sub>DD(PAD)</sub> | - | V <sub>DD(PAD)</sub> | V | | V <sub>IL</sub> | LOW-level input voltage | | | 0 | - | 0.3V <sub>DD(PAD)</sub> | V | | I <sub>IH</sub> | HIGH-level input current | $V_I = V_{DD(PAD)}$ ; high impedance | | -1 | - | +1 | μΑ | | l <sub>IL</sub> | LOW-level input current | V <sub>I</sub> = 0 V;<br>high impedance | | -1 | - | +1 | μА | | C <sub>i</sub> | input capacitance | | | - | 5 | - | pF | <sup>[1]</sup> Only for pin HIF3 (I<sup>2</sup>C-bus SDA), HIF4 (I<sup>2</sup>C-bus SCL) is only used as input. # 15.3.13 Pin characteristics for HIF3 (used as SPI-bus MISO) Table 60. Pin characteristics for HIF3 (used as SPI-bus MISO) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------|---------------------------|----------------------------|----------------------------|-----|----------------------|------| | V <sub>OH</sub> | HIGH-level output voltage | I <sub>OH</sub> < 4 mA | V <sub>DD(PAD)</sub> - 0.4 | - | V <sub>DD(PAD)</sub> | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OL</sub> < 4 mA | 0 | - | 0.4 | V | | C <sub>L</sub> | load capacitance | | - | - | 20 | pF | | t <sub>f</sub> | fall time | C <sub>L</sub> = 12 pF max | | | | | | | | high speed | 1 | - | 3 | ns | | | | slow speed | 3 | - | 10 | ns | | t <sub>r</sub> | rise time | C <sub>L</sub> = 12 pF max | | | | | | | | high speed | 1 | - | 3 | ns | | | | slow speed | 3 | - | 10 | ns | # 16 Package outline VFBGA64 # 17 Package outline HVQFN40 # 18 Soldering of SMD packages This text provides a very brief insight into a complex technology. A more in-depth account of soldering ICs can be found in Application Note *AN10365 "Surface mount reflow soldering description"*. # 18.1 Introduction to soldering Soldering is one of the most common methods through which packages are attached to Printed Circuit Boards (PCBs), to form electrical circuits. The soldered joint provides both the mechanical and the electrical connection. There is no single soldering method that is ideal for all IC packages. Wave soldering is often preferred when through-hole and Surface Mount Devices (SMDs) are mixed on one printed wiring board; however, it is not suitable for fine pitch SMDs. Reflow soldering is ideal for the small pitches and high densities that come with increased miniaturization. ## 18.2 Wave and reflow soldering Wave soldering is a joining technology in which the joints are made by solder coming from a standing wave of liquid solder. The wave soldering process is suitable for the following: - Through-hole components - · Leaded or leadless SMDs, which are glued to the surface of the printed circuit board Not all SMDs can be wave soldered. Packages with solder balls, and some leadless packages which have solder lands underneath the body, cannot be wave soldered. Also, leaded SMDs with leads having a pitch smaller than ~0.6 mm cannot be wave soldered, due to an increased probability of bridging. The reflow soldering process involves applying solder paste to a board, followed by component placement and exposure to a temperature profile. Leaded packages, packages with solder balls, and leadless packages are all reflow solderable. Key characteristics in both wave and reflow soldering are: - · Board specifications, including the board finish, solder masks and vias - · Package footprints, including solder thieves and orientation - · The moisture sensitivity level of the packages - Package placement - · Inspection and repair - · Lead-free soldering versus SnPb soldering #### 18.3 Wave soldering Key characteristics in wave soldering are: - Process issues, such as application of adhesive and flux, clinching of leads, board transport, the solder wave parameters, and the time during which components are exposed to the wave - · Solder bath specifications, including temperature and impurities #### 18.4 Reflow soldering Key characteristics in reflow soldering are: - Lead-free versus SnPb soldering; note that a lead-free reflow process usually leads to higher minimum peak temperatures (see Figure 38) than a SnPb process, thus reducing the process window - Solder paste printing issues including smearing, release, and adjusting the process window for a mix of large and small components on one board PN7160 PN7161 All information provided in this document is subject to legal disclaimers. Reflow temperature profile; this profile includes preheat, reflow (in which the board is heated to the peak temperature) and cooling down. It is imperative that the peak temperature is high enough for the solder to make reliable solder joints (a solder paste characteristic). In addition, the peak temperature must be low enough that the packages and/or boards are not damaged. The peak temperature of the package depends on package thickness and volume and is classified in accordance with <u>Table 61</u> and <u>Table 62</u> Table 61. SnPb eutectic process (from J-STD-020C) | Package thickness (mm) | Package reflow temperature (°C) | | | | |------------------------|---------------------------------|-------|--|--| | | Volume (mm <sup>3</sup> ) | | | | | | < 350 | ≥ 350 | | | | < 2.5 | 235 | 220 | | | | ≥ 2.5 | 220 | 220 | | | Table 62. Lead-free process (from J-STD-020C) | Package thickness (mm) | Package reflow to | Package reflow temperature (°C) | | | | | |------------------------|---------------------------|---------------------------------|---------|--|--|--| | | Volume (mm <sup>3</sup> ) | | | | | | | | < 350 | 350 to 2 000 | > 2 000 | | | | | < 1.6 | 260 | 260 | 260 | | | | | 1.6 to 2.5 | 260 | 250 | 245 | | | | | > 2.5 | 250 | 245 | 245 | | | | Moisture sensitivity precautions, as indicated on the packing, must be respected at all times. Studies have shown that small packages reach higher temperatures during reflow soldering, see Figure 38. For further information on temperature profiles, refer to Application Note *AN10365 "Surface mount reflow soldering description"*. PN7160\_PN7161 All information provided in this document is subject to legal disclaimers. # 19 Abbreviations #### Table 63. Abbreviations | Acronym | Description | | | | |----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | ASK | Amplitude Shift keying | | | | | ASK modulation index | The ASK modulation index is defined as the voltage ratio (Vmax - Vmin)/ (Vmax + Vmin) × 100% | | | | | Automatic device discovery | Detect and recognize any NFC peer devices (NFC Initiator or NFC Target) like: NFC Initiator or NFC Target, ISO/IEC 14443-3, -4 Type A&B PICC, MIFARE Classic and MIFARE Ultralight PICC, ISO/IEC 15693 VICC | | | | | BPSK | Bit Phase Shift Keying | | | | | Card Emulation | The IC is capable of handling a PICC emulation on the RF interface including part of the protoconanagement. The application handling is done by the host controller | | | | | DEP | Data Exchange Protocol | | | | | DSLDO | Dual Supplied LDO | | | | | FW | FirmWare | | | | | HPD | Hard Power Down | | | | | LDO | Low Drop Out | | | | | LFO | Low Frequency Oscillator | | | | | MISO | Controller In Target Out (for SPI-bus interface) | | | | | MOSFET | Metal Oxide Semiconductor Field Effect Transistor | | | | | MOSI | Controller Out Target In (for SPI-bus interface) | | | | | MSL | Moisture Sensitivity Level | | | | | NCI | NFC Controller Interface | | | | | NFC | Near Field Communication | | | | | NFCC | NFC Controller, PN7160 in this data sheet | | | | | NFC Initiator | Initiator as defined in ISO/IEC 18092 or Ecma 340: NFCIP-1 communication | | | | | NFCIP | NFC Interface and Protocol | | | | | NFC Target | Target as defined in ISO/IEC 18092 or Ecma 340: NFCIP-1 communication | | | | | NRZ | Non Return to Zero | | | | | NSS | Not Target Select (for SPI-bus interface) | | | | | P2P | Peer to Peer | | | | | PCD | Proximity Coupling Device. Definition for a Card reader/writer device according to the ISO/IEC 14443 specification or MIFARE | | | | | PCD -> PICC | Communication flow between a PCD and a PICC according to the ISO/IEC 14443 specification or MIFARE | | | | | PICC | Proximity Interface Coupling Card. Definition for a contactless Smart Card according to the ISO/ IEC 14443 specification or MIFARE | | | | | PICC-> PCD | Communication flow between a PICC and a PCD according to the ISO/IEC 14443 specification or MIFARE | | | | | PMOS | P-channel MOSFET | | | | | PMU | Power Management Unit | | | | Table 63. Abbreviations...continued | Acronym | Description | |---------|--------------------------------------------------------------------------------------------------------------| | PSL | Parameter SeLection | | SCK | Serial Clock (for SPI interface) | | SPI-bus | Serial Peripheral Interface bus | | TXLDO | Transmitter LDO | | UM | User Manual | | VCD | Vicinity Coupling Device. Definition for a reader/writer device according to the ISO/IEC 15693 specification | | VCO | Voltage Controlled Oscillator | | VICC | Vicinity Integrated Circuit Card | | WUC | Wake-up Counter | # 20 References - [1] NFC Forum Device Requirements V2.0 - [2] NFC Controller Interface (NCI) Technical Specification V2.0 - [3] ISO/IEC 14443 parts 2: 2001 COR 1 2007 (01/11/2007), part 3: 2001 COR 1 2006 (01/09/2006) and part 4: 2nd edition 2008 (15/07/2008) - [4] I<sup>2</sup>C Specification, UM10204 rev4 (13/02/2012) - [5] SPI Motorola de-facto standard described in Motorola 68HC11 data sheet - [6] UM11577 PN7161 NFC controller user manual - [7] AN12988 PN7160 hardware design guide - [8] AN13219 PN7160 antenna design and matching guide - [9] ISO/IEC 18092 (NFCIP-1) edition, 15/03/2013. This is similar to Ecma 340. - [10] ISO/IEC15693 part 2: 2nd edition (15/12/2006), part 3: 1st edition (01/04/2001) - [11] ISO/IEC 21481 (NFCIP-2) edition, 01/07/2012. This is similar to Ecma 352. - [12] ETSI HCI TS 102 622; UICC Contactless Front-end (CLF) Interface; Host Controller Interface (HCI) (Release 12) - [13] Apple Enhanced Contactless Polling Specification: Version 1.1. # 21 Revision history #### Table 64. Revision history | Document ID | Release date | Data sheet status | Supersedes | | | | | |---------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--|--|--| | PN7160_PN7161 v.3.9 | 20230308 | Product data sheet | PN7160_PN7161 v.3.8 | | | | | | Modifications: | | rode removed<br>terms "Master/Slave" to "Controller/Target" to align<br>C standards organization. | with the recommendation of | | | | | | PN7160_PN7161 v.3.8 | 20221214 | Product data sheet | PN7160_PN7161 v.3.7 | | | | | | Modifications: | | <u>Section 5 "Quick reference data"</u> and <u>Section 13 "Recommended operating conditions"</u> : T <sub>amb</sub> updated into -30°C | | | | | | | PN7160_PN7161 v.3.7 | 20221207 | Product data sheet | PN7160_PN7161 v.3.6 | | | | | | Modifications: | Section 6 "File | rmware versions" and Section 7 "Ordering informati | on": updated | | | | | | PN7160_PN7161 v.3.6 | 20220905 | Product data sheet | PN7160_PN7161 v.3.5 | | | | | | Modifications: | • Figure 6: Des | scription of Pin 37 updated | | | | | | | PN7160_PN7161 v.3.5 | 20220819 | Product data sheet | PN7160_PN7161 v.3.4 | | | | | | Modifications: | <u>Section 11.4.</u> | ation about DCDC_EN pin as an alternative to the parameters $\frac{3.4}{1.00}$ age level of pin $V_{DDD}$ , see $\frac{1.00}{1.00}$ | pin TX_PWR_REQ, see | | | | | | PN7160_PN7161 v.3.4 | 20220804 | Product data sheet | PN7160_PN7161 v.3.3 | | | | | | Modifications: | | Functional description SPI interface: Setting of CPHA and CPOL are fixed during production and cannot be changed by customer. | | | | | | | PN7160_PN7161 v.3.3 | 20220217 | Product data sheet | PN7160_PN7161 v.3.2 | | | | | | Modifications: | | rdering information": Table 3 and Table 4 added rmware versions": added | | | | | | | PN7160_PN7161 v.3.2 | 20210930 | Product data sheet | PN7160_PN7161 v.3.1 | | | | | | Modifications: | Clarified pin i | naming TVDD vs V <sub>DD(TX)</sub> | 1 | | | | | | PN7160_PN7161 v.3.1 | 20210913 | Product data sheet | PN7160_PN7161 v.3.0 | | | | | | Modifications: | Security statu | us changed into "Company public" | | | | | | | PN7160_PN7161 v.3.0 | 20210819 | Product data sheet | PN7160_PN7161 v.2.0 | | | | | | Modifications: | Data sheet status changed into "Product data sheet" Security status changed into "Company restricted" | | | | | | | | PN7160_PN7161 v.2.0 | 20210709 | Preliminary data sheet | PN7160 v.1.0 | | | | | | Modifications: | <ul><li>PN7161 inclu</li><li>Section 14: u</li><li>Some figures</li></ul> | ıpdated | | | | | | | PN7160 v.1.0 | 20210308 | Objective data sheet | - | | | | | | | Initial version | 1 | 1 | | | | | # 22 Legal information #### 22.1 Data sheet status | Document status <sup>[1][2]</sup> | Product status <sup>[3]</sup> | Definition | |-----------------------------------|-------------------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 22.2 Definitions **Draft** — A draft status on a document indicates that the content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included in a draft version of a document and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. #### 22.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. NXP Semiconductors takes no responsibility for the content in this document if provided by an information source outside of NXP Semiconductors. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Terms and conditions of commercial sale of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors and its suppliers accept no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. PN7160 PN7161 All information provided in this document is subject to legal disclaimers. **Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from competent authorities. Suitability for use in non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. **Translations** — A non-English (translated) version of a document, including the legal information in that document, is for reference only. The English version shall prevail in case of any discrepancy between the translated and English versions Security — Customer understands that all NXP products may be subject to unidentified vulnerabilities or may support established security standards or specifications with known limitations. Customer is responsible for the design and operation of its applications and products throughout their lifecycles to reduce the effect of these vulnerabilities on customer's applications and products. Customer's responsibility also extends to other open and/or proprietary technologies supported by NXP products for use in customer's applications. NXP accepts no liability for any vulnerability. Customer should regularly check security updates from NXP and follow up appropriately. Customer shall select products with security features that best meet rules, regulations, and standards of the intended application and make the ultimate design decisions regarding its products and is solely responsible for compliance with all legal, regulatory, and security related requirements concerning its products, regardless of any information or support that may be provided by NXP. NXP has a Product Security Incident Response Team (PSIRT) (reachable at <a href="PSIRT@nxp.com">PSIRT@nxp.com</a>) that manages the investigation, reporting, and solution release to security vulnerabilities of NXP products. #### 22.4 Licenses #### Purchase of NXP ICs with ISO/IEC 14443 type B functionality RATP/Innovatron Technology This NXP Semiconductors IC is ISO/IEC 14443 Type B software enabled and is licensed under Innovatron's Contactless Card patents license for ISO/IEC 14443 B. The license includes the right to use the IC in systems and/or end-user equipment. Purchase of NXP ICs with NFC technology — Purchase of an NXP Semiconductors IC that complies with one of the Near Field Communication (NFC) standards ISO/IEC 18092 and ISO/IEC 21481 does not convey an implied license under any patent right infringed by implementation of any of those standards. Purchase of NXP Semiconductors IC does not include a license to any NXP patent (or other IP right) covering combinations of those #### 22.5 Trademarks Notice: All referenced brands, product names, service names, and trademarks are the property of their respective owners. products with other products, whether hardware or software. NXP — wordmark and logo are trademarks of NXP B.V. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINK-pro, µVision, Versatile — are trademarks and/or registered trademarks of Arm Limited (or its subsidiaries or affiliates) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. **DESFire** — is a trademark of NXP B.V. EdgeVerse — is a trademark of NXP B.V. FeliCa — is a trademark of Sony Corporation. ICODE and I-CODE — are trademarks of NXP B.V. I2C-bus — logo is a trademark of NXP B.V. MIFARE — is a trademark of NXP B.V. MIFARE Classic — is a trademark of NXP B.V. MIFARE Ultralight — is a trademark of NXP B.V. SmartMX — is a trademark of NXP B.V. # PN7160\_PN7161 # Near Field Communication (NFC) controller # **Tables** | Tab. 1. | Quick reference data | 5 | Tab. 37. | Power-up timings | 45 | |----------|-----------------------------------------|-----|----------|---------------------------------------------|----| | Tab. 2. | Ordering information | | Tab. 38. | Power-down timings | | | Tab. 3. | Product variants PN7160 | 7 | Tab. 39. | Download mode timings | | | Tab. 4. | Product variants PN7161 | | Tab. 40. | High-speed mode I2C-bus timings | | | Tab. 5. | Marking code | | | specification | 46 | | Tab. 6. | Marking codes | | Tab. 41. | Fast mode I2C-bus timings specification | | | Tab. 7. | PN7160 pin description | | Tab. 42. | SPI-bus timings specification | | | Tab. 8. | System power modes description | | Tab. 43. | Active load modulation phase error | | | Tab. 9. | System power modes configuration | | Tab. 44. | Input clock characteristics on NFC_CLK_ | | | Tab. 10. | System power modes description | | | XTAL1 when using PLL | 48 | | Tab. 11. | PN7160 power states | | Tab. 45. | Pin characteristics for NFC_CLK_XTAL1 | | | Tab. 12. | Functional modes in active state | | - | when PLL input | 48 | | Tab. 13. | Functionality for I2C-bus interface | | Tab. 46. | Pin characteristics for 27.12 MHz crystal | | | Tab. 14. | I2C-bus interface addressing | | | oscillator | 48 | | Tab. 15. | SPI-bus configuration | | Tab. 47. | PLL accuracy | | | Tab. 16. | Functionality for SPI-bus interface | | Tab. 48. | VEN input pin characteristics | | | Tab. 17. | Crystal requirements | | Tab. 49. | Output pin characteristics for IRQ, CLK_ | | | Tab. 18. | PLL input requirements | | - | REQ | 49 | | Tab. 19. | TXLDO | | Tab. 50. | Output pin characteristics for TX_PWR_ | | | Tab. 20. | Configurations using TXLDO | | | REQ | 49 | | Tab. 21. | Communication overview for NFC Forum | | Tab. 51. | Output pin characteristics for DCDC EN | | | | T1T, T2T and T4T type A R/W mode | 34 | Tab. 52. | Input pin characteristics for DWL_REQ, | | | Tab. 22. | Communication overview for NFC Forum | | | WKUP REQ | 50 | | | T3T R/W mode, FeliCa communication | | Tab. 53. | Input pin characteristics for RXN and RXP | | | | mode | 35 | Tab. 54. | Electrical characteristics of ANT1 and | | | Tab. 23. | Communication overview for NFC Forum | | | ANT2 | 51 | | | T4T type B R/W mode | .36 | Tab. 55. | Electrical characteristics of VDD(HF) and | | | Tab. 24. | Communication overview for NFC Forum | | | VDDD | 51 | | | T5T R/W mode | .36 | Tab. 56. | Output pin characteristics for TX1 and TX2 | | | Tab. 25. | Overview for Active communication mode | | Tab. 57. | Output resistance for TX1 and TX2 | | | Tab. 26. | Overview for Passive communication mode | .39 | Tab. 58. | Input pin characteristics for HIF1 (used as | | | Tab. 27. | Overview for NFC Forum T4T, ISO/IEC | | | SPI-bus NSS, used as I2C-bus address 0), | | | | 14443A card mode | .40 | | HIF2 (used as SPI-bus MOSI, used as I2C- | | | Tab. 28. | Overview for NFC Forum T4T, ISO/IEC | | | bus address 1), HIF4 (used as SPI-bus | | | | 14443B card mode | .40 | | SCK) | 52 | | Tab. 29. | Limiting values | | Tab. 59. | Pin characteristics for HIF3 (used as I2C- | | | Tab. 30. | Operating conditions | | | bus SDA) and HIF4 (used as I2C-bus SCL) | 52 | | Tab. 31. | Thermal characteristics VFBGA64 package | | Tab. 60. | Pin characteristics for HIF3 (used as SPI- | | | Tab. 32. | Thermal characteristics HVQFN40 package | | | bus MISO) | 53 | | Tab. 33. | Junction Temperature | | Tab. 61. | SnPb eutectic process (from J-STD-020C) | | | Tab. 34. | Thermal Shutdown Temperature | | Tab. 62. | Lead-free process (from J-STD-020C) | | | Tab. 35. | Current consumption characteristics for | | Tab. 63. | Abbreviations | | | | operating ambient temperature range | 45 | Tab. 64. | Revision history | | | Tab. 36. | Reset timing | | | • | | # PN7160\_PN7161 # Near Field Communication (NFC) controller # **Figures** | Fig. 1. | PN7160 transmission modes2 | Fig. 22. | VDD(PAD) and VBAT are set up in the | | |----------|------------------------------------------------|----------|--------------------------------------------|----| | Fig. 2. | PN7160 package marking (top view)9 | | same time | 3 | | Fig. 3. | PN7160 Package marking HVQFN40 (top | Fig. 23. | VDD(PAD) is set up or cut-off after PN7160 | | | | view)10 | | has been enabled | 32 | | Fig. 4. | PN7160 block diagram11 | Fig. 24. | PN7160 power-down sequence | 32 | | Fig. 5. | PN7160 pinning VFBGA64 (bottom view) 12 | Fig. 25. | PN7160 download mode sequence | 33 | | Fig. 6. | PN7160 pinning HVQFN4012 | Fig. 26. | R/W mode for NFC Forum T1T, T2T and | | | Fig. 7. | PN7160 connection in mobile system 15 | | T4T type A communication diagram | 34 | | Fig. 8. | System power mode diagram 16 | Fig. 27. | R/W mode for NFC Forum T3T | | | Fig. 9. | Polling loop: all phases enabled19 | | communication diagram | 35 | | Fig. 10. | Polling loop: low-power RF polling20 | Fig. 28. | R/W mode for NFC forumT4T type B | | | Fig. 11. | 27.12 MHz crystal oscillator connection 23 | | communication diagram | 35 | | Fig. 12. | Input reference phase noise characteristics 24 | Fig. 29. | R/W mode for NFC Forum T5T | | | Fig. 13. | PMU functional diagram26 | · · | communication diagram | 36 | | Fig. 14. | VDD(UP) = VBAT27 | Fig. 30. | NFCIP-1 communication mode | | | Fig. 15. | VDD(TX) behavior when supplied from | Fig. 31. | Active communication mode | 38 | | | VBAT27 | Fig. 32. | Passive communication mode | 39 | | Fig. 16. | VDD(TX) behavior when PN7160 is in | Fig. 33. | I2C-bus timings | | | • | Standby state28 | Fig. 34. | SPI-bus timing diagram | | | Fig. 17. | VDD(UP) up to 5.8 V, VBAT up to 5.5 V28 | Fig. 35. | Output timing measurement condition | 49 | | Fig. 18. | VDD(TX) behavior when PN7160 is supply | Fig. 36. | Package outline | 54 | | | using external supply on VDD(UP)28 | Fig. 37. | Package outline, HVQFN40, SOT618-1, | | | Fig. 19. | Internal rectifier circuit29 | · · | MSL3 | 55 | | Fig. 20. | Resetting PN7160 via VEN pin30 | Fig. 38. | Temperature profiles for large and small | | | Fig. 21. | VBAT is set up before VDD(PAD)31 | ū | components | 57 | | | | | | | # **Contents** | 1 | Introduction | 1 | 11.5.2.3 | PN7160 has been enabled before | | |--------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | 2 | General description | | 11.0.2.0 | VDD(PAD) is set up or before VDD(PAD) | | | 3 | Features and benefits | | | has been cut-off | 31 | | 4 | Applications | | 11.5.3 | Power-down sequences | | | | | | 11.5.4 | | | | 5 | Quick reference data | | _ | Download mode | | | 6 | Firmware versions | | 11.6 | Contactless Interface Unit | | | 6.1 | Version 12.50.09 | | 11.6.1 | Reader/Writer communication modes | 33 | | 6.2 | Version 12.50.06 | | 11.6.1.1 | R/W mode for NFC Forum Type 1 and 2 | | | 6.3 | Version 12.50.05 | | | Tags and Type 4 Tag type A | 33 | | 7 | Ordering information | | 11.6.1.2 | R/W mode for NFC Forum Type 3 Tag, | | | 8 | Marking | | | FeliCa communication mode | 34 | | 8.1 | Marking VFBGA64 | 9 | 11.6.1.3 | R/W mode for NFC Forum type 4 Tag (T4T) | | | 8.2 | Marking HVQFN40 | 10 | | type B | 35 | | 9 | Block diagram | 11 | 11.6.1.4 | R/W mode for NFC Forum Type 5 Tag | 36 | | 10 | Pinning information | | 11.6.2 | ISO/IEC 18092, Ecma 340 NFCIP-1 | | | 10.1 | Pinning | | | communication modes | 37 | | 11 | Functional description | | 11.6.2.1 | Active communication mode | | | 11.1 | System modes | | 11.6.2.2 | Passive communication mode | | | 11.1.1 | System power modes | | 11.6.2.3 | NFCIP-1 framing and coding | | | 11.1.2 | PN7160 power states | | 11.6.2.4 | NFCIP-1 protocol support | | | | | | | | | | 11.1.2.1 | , | | 11.6.3 | Card mode | | | 11.1.2.2 | <b>,</b> | | 11.6.3.1 | NFC Forum T4T, ISO/IEC 14443A | 40 | | 11.1.2.3 | | | 11.6.3.2 | NFC Forum T4T, ISO/IEC 14443B card | | | 11.1.2.4 | J 1 | | | mode | | | 11.2 | Host interfaces | | 11.6.4 | Frequency interoperability | | | 11.2.1 | I2C-bus interface | 21 | | imiting values | | | 11.2.1.1 | I2C-bus configuration | 21 | 13 F | Recommended operating conditions | 43 | | 11.2.2 | Serial Peripheral Interface bus (SPI-bus) | 22 | 14 1 | Thermal characteristics | 44 | | 11.2.2.1 | | | 15 C | Characteristics | 45 | | 11.2.2.2 | SPI-bus configuration options | 22 | 15.1 | Current consumption characteristics | 45 | | 11.2.2.3 | | | 15.2 | Functional block electrical characteristics | | | 11.3 | PN7160 clock concept | | 15.2.1 | Reset via VEN | | | 11.3.1 | 27.12 MHz quartz oscillator | | 15.2.2 | Power-up timings | | | 11.3.2 | Integrated PLL to make use of external | 20 | 15.2.3 | Power-down timings | | | 11.0.2 | clock | 24 | 15.2.4 | | | | 11.3.3 | GIOGN | | | | | | 11.0.0 | | | - | Download mode timings | | | | Low-power 40 MHz ± 2.5 % oscillator | 25 | 15.2.5 | I2C-bus timings | | | 11.3.4 | Low-power 40 MHz ± 2.5 % oscillator<br>Low-power 370 kHz oscillator | 25<br>25 | 15.2.5<br>15.2.6 | I2C-bus timings | 47 | | 11.3.4<br>11.4 | Low-power 40 MHz ± 2.5 % oscillator<br>Low-power 370 kHz oscillator<br>Power concept | 25<br>25<br>25 | 15.2.5<br>15.2.6<br>15.2.7 | I2C-bus timings | 47<br>48 | | 11.3.4<br>11.4<br>11.4.1 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description | 25<br>25<br>25<br>25 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics | 47<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2 | Low-power 40 MHz ± 2.5 % oscillator | 25<br>25<br>25<br>25<br>26 | 15.2.5<br>15.2.6<br>15.2.7 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins | 47<br>48<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3 | Low-power 40 MHz ± 2.5 % oscillator | 25<br>25<br>25<br>25<br>26 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics | 47<br>48<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2 | Low-power 40 MHz ± 2.5 % oscillator | 25<br>25<br>25<br>25<br>26<br>26 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics | 47<br>48<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3 | Low-power 40 MHz ± 2.5 % oscillator | 25<br>25<br>25<br>25<br>26<br>26 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics | 47<br>48<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field | 25<br>25<br>25<br>25<br>26<br>26 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics | 47<br>48<br>48<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is | 25<br>25<br>25<br>25<br>26<br>26 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ | 47<br>48<br>48<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field | 25<br>25<br>25<br>26<br>26<br>26 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ | 47<br>48<br>48<br>48<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter | 25<br>25<br>25<br>26<br>26<br>26<br>26 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ | 47<br>48<br>48<br>48<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2<br>11.4.3.3<br>11.4.3.4 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter TXLDO: configuration | 25<br>25<br>25<br>26<br>26<br>26<br>26 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3<br>15.3.4 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ Output pin characteristics for DCDC_EN | 47<br>48<br>48<br>48<br>48 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2<br>11.4.3.3<br>11.4.3.4<br>11.4.4 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter TXLDO: configuration Very low-power RF field detector | 25<br>25<br>25<br>26<br>26<br>26<br>26<br>28<br>29<br>29 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ Output pin characteristics for DCDC_EN Input pin characteristics for DWL_REQ, | 47<br>48<br>48<br>48<br>49 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2<br>11.4.3.3<br>11.4.3.4<br>11.4.4<br>11.5 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter TXLDO: configuration Very low-power RF field detector Reset and download concept | 25<br>25<br>25<br>26<br>26<br>26<br>26<br>28<br>29<br>29<br>29 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3<br>15.3.4<br>15.3.5<br>15.3.6 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ Output pin characteristics for DCDC_EN Input pin characteristics for DWL_REQ, WKUP_REQ | 47<br>48<br>48<br>48<br>49<br>50 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2<br>11.4.3.3<br>11.4.3.4<br>11.5<br>11.5.1 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter TXLDO: configuration Very low-power RF field detector Reset and download concept Resetting PN7160 | 25<br>25<br>25<br>26<br>26<br>26<br>26<br>28<br>29<br>29<br>29<br>29 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3<br>15.3.4<br>15.3.5<br>15.3.6 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ Output pin characteristics for DCDC_EN Input pin characteristics for DWL_REQ, WKUP_REQ Input pin characteristics for RXN and RXP | 47<br>48<br>48<br>48<br>49<br>50 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2<br>11.4.3.3<br>11.4.3.4<br>11.5<br>11.5.1<br>11.5.2 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter TXLDO: configuration Very low-power RF field detector Reset and download concept Resetting PN7160 Power-up sequences | 25<br>25<br>25<br>26<br>26<br>26<br>26<br>28<br>29<br>29<br>29<br>29<br>30<br>30 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3<br>15.3.4<br>15.3.5<br>15.3.6 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ Output pin characteristics for DCDC_EN Input pin characteristics for DWL_REQ, WKUP_REQ Input pin characteristics for RXN and RXP ANT1 and ANT2 pin characteristics | 47<br>48<br>48<br>48<br>49<br>50<br>50 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2<br>11.4.3.4<br>11.5<br>11.5.1<br>11.5.2<br>11.5.2.1 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter TXLDO configuration Very low-power RF field detector Reset and download concept Resetting PN7160 Power-up sequences VBAT is set up before VDD(PAD) | 25<br>25<br>25<br>26<br>26<br>26<br>26<br>28<br>29<br>29<br>29<br>29<br>30<br>30 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3<br>15.3.4<br>15.3.5<br>15.3.6<br>15.3.7<br>15.3.8<br>15.3.9 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ Output pin characteristics for DCDC_EN Input pin characteristics for DWL_REQ, WKUP_REQ Input pin characteristics for RXN and RXP ANT1 and ANT2 pin characteristics VDD(HF) and VDDD pins characteristics | 47<br>48<br>48<br>48<br>49<br>50<br>50<br>51<br>51 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2<br>11.4.3.3<br>11.4.3.4<br>11.5<br>11.5.1<br>11.5.2 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter TXLDO: configuration Very low-power RF field detector Reset and download concept Resetting PN7160 Power-up sequences VBAT is set up before VDD(PAD) VDD(PAD) and VBAT are set up at the | 25<br>25<br>25<br>26<br>26<br>26<br>26<br>28<br>29<br>29<br>29<br>30<br>30 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3<br>15.3.4<br>15.3.5<br>15.3.6<br>15.3.7<br>15.3.8<br>15.3.9<br>15.3.10 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ Output pin characteristics for DCDC_EN Input pin characteristics for DWL_REQ, WKUP_REQ Input pin characteristics for RXN and RXP ANT1 and ANT2 pin characteristics VDD(HF) and VDDD pins characteristics Output pin characteristics for TX1 and TX2 | 47<br>48<br>48<br>48<br>49<br>50<br>50<br>51<br>51 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2<br>11.4.3.4<br>11.5<br>11.5.1<br>11.5.2<br>11.5.2.1 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter TXLDO configuration Very low-power RF field detector Reset and download concept Resetting PN7160 Power-up sequences VBAT is set up before VDD(PAD) | 25<br>25<br>25<br>26<br>26<br>26<br>26<br>28<br>29<br>29<br>29<br>30<br>30 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3<br>15.3.4<br>15.3.5<br>15.3.6<br>15.3.7<br>15.3.8<br>15.3.9 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ Output pin characteristics for DCDC_EN Input pin characteristics for DWL_REQ, WKUP_REQ Input pin characteristics for RXN and RXP ANT1 and ANT2 pin characteristics VDD(HF) and VDDD pins characteristics Output pin characteristics for TX1 and TX2 Input pin characteristics for HIF1 (used as | 47<br>48<br>48<br>48<br>49<br>50<br>50<br>51<br>51 | | 11.3.4<br>11.4<br>11.4.1<br>11.4.2<br>11.4.3<br>11.4.3.1<br>11.4.3.2<br>11.4.3.4<br>11.5<br>11.5.1<br>11.5.2<br>11.5.2.1 | Low-power 40 MHz ± 2.5 % oscillator Low-power 370 kHz oscillator Power concept PMU functional description DSLDO: Dual Supply LDO TXLDO Configuration 1: the battery voltage is directly used to generate the RF field Configuration 2: an extra external voltage is used to generate the RF field TXLDO limiter TXLDO: configuration Very low-power RF field detector Reset and download concept Resetting PN7160 Power-up sequences VBAT is set up before VDD(PAD) VDD(PAD) and VBAT are set up at the | 25<br>25<br>25<br>26<br>26<br>26<br>26<br>28<br>29<br>29<br>29<br>30<br>30 | 15.2.5<br>15.2.6<br>15.2.7<br>15.3<br>15.3.1<br>15.3.2<br>15.3.3<br>15.3.4<br>15.3.5<br>15.3.6<br>15.3.7<br>15.3.8<br>15.3.9<br>15.3.10 | I2C-bus timings SPI-bus timings Active load modulation phase Pin characteristics NFC_CLK_XTAL1 and XTAL2 pins characteristics VEN input pin characteristics Output pin characteristics for IRQ, CLK_ REQ Output pin characteristics for TX_PWR_ REQ Output pin characteristics for DCDC_EN Input pin characteristics for DWL_REQ, WKUP_REQ Input pin characteristics for RXN and RXP ANT1 and ANT2 pin characteristics VDD(HF) and VDDD pins characteristics Output pin characteristics for TX1 and TX2 | 47<br>48<br>48<br>48<br>49<br>50<br>50<br>51<br>51 | # PN7160\_PN7161 # Near Field Communication (NFC) controller | | bus address 1), HIF4 (used as SPI-bus | | |---------|--------------------------------------------|------| | | SCK) | . 52 | | 15.3.12 | Pin characteristics for HIF3 (used as I2C- | | | | bus SDA) and HIF4 (used as I2C-bus SCL) | . 52 | | 15.3.13 | Pin characteristics for HIF3 (used as SPI- | | | | bus MISO) | . 53 | | 16 | Package outline VFBGA64 | . 54 | | 17 | Package outline HVQFN40 | . 55 | | 18 | Soldering of SMD packages | 56 | | 18.1 | Introduction to soldering | . 56 | | 18.2 | Wave and reflow soldering | . 56 | | 18.3 | Wave soldering | . 56 | | 18.4 | Reflow soldering | . 56 | | 19 | Abbreviations | . 58 | | 20 | References | . 60 | | 21 | Revision history | . 61 | | 22 | Legal information | . 62 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.