# 3.3V, 8Mb, Nonvolatile SRAM with Clock ## **General Description** The DS3065WP consists of a static RAM, a nonvolatile (NV) controller, and a real-time clock (RTC). These components are packaged on a surface-mount substrate and require post-assembly attachment of a DS9034l-PCX+ battery cap. Whenever VCC is applied to the module, it powers the clock and SRAM from the external power source, and allows the contents of the clock registers or SRAM to be modified. When VCC is powered down or out of tolerance, the controller write protects the memory contents and powers the clock and SRAM from the battery. ### **Applications** RAID Systems and Servers/Gaming POS Terminals/Fire Alarms Industrial Controllers/PLCs Data-Acquisition Systems Routers/Switches #### **Features** - ◆ Reflowable, 34-Pin PowerCap Package - Integrated RTC - Unconditionally Write Protects the Clock and SRAM When VCC is Out of Tolerance - Automatically Switches to Battery Supply When VCC Power Failures Occur - ◆ Extended Industrial Temperature Range (-40°C to +85°C) - Underwriters Laboratories Recognized ## **Ordering Information** | PART | TEMP RANGE | SPEED (ns) | SUPPLY VOLTAGE (V) | PIN-PACKAGE | |------------------|----------------|------------|--------------------|--------------------| | DS3065WP-100IND+ | -40°C to +85°C | 100 | 3.3 ±0.3 | 34 PowerCap Module | ## **Typical Operating Circuit** # 3.3V, 8Mb, Nonvolatile SRAM with Clock ### **ABSOLUTE MAXIMUM RATINGS** | Voltage Range on Any Pin Relative to Ground0.3V to +4.6V | Lead Temperature (soldering, 10s)+260°C | |----------------------------------------------------------|---------------------------------------------------| | Operating Temperature Range40°C to +85°C | (intended for minor rework/touchup purposes only) | | Storage Temperature Range55°C to +125°C | Soldering Temperature (reflow)+260°C | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### RECOMMENDED OPERATING CONDITIONS $(T_A = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$ (Note 1) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------|--------|------------|-----|-----|-----|-------| | Supply Voltage | Vcc | | 3.0 | 3.3 | 3.6 | V | | Logic 1 Input | VIH | | 2.2 | | Vcc | V | | Logic 0 Input | VIL | | 0.0 | | 0.4 | V | ### DC ELECTRICAL CHARACTERISTICS (VCC = 3.3V $\pm$ 0.3V, TA = -40°C to $\pm$ 85°C, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------|--------|------------------------------------------------|------|-----|------|-------| | Input Leakage Current | Iμ | | -1.0 | | +1.0 | μΑ | | I/O Leakage Current | lio | $V\overline{CE} = V\overline{CS} = VCC$ | -1.0 | | +1.0 | μΑ | | Output-Current High | Іон | V <sub>OH</sub> = 2.4V | -1.0 | | | mA | | Output-Current Low | loL | V <sub>OL</sub> = 0.4V | 2.0 | | | mA | | Standby Current | ICCS1 | $V_{\overline{CE}} = V_{\overline{CS}} = 2.2V$ | | 0.6 | 2.0 | m A | | Standby Current | ICCS2 | $V\overline{CE} = V\overline{CS} = VCC - 0.2V$ | | 0.6 | 1.5 | mA mA | | Operating Current | ICCO1 | tRC = 200ns, outputs open | | | 50 | mA | | Write-Protection Voltage | VTP | | 2.8 | 2.9 | 3.0 | V | ### **PIN CAPACITANCE** $(T_A = +25^{\circ}C, unless otherwise noted.)$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------|--------|-----------------------|-----|-----|-----|-------| | Input Capacitance | CIN | Not production tested | 15 | | рF | | | Input/Output Capacitance | Cout | Not production tested | | 15 | | рF | #### **AC ELECTRICAL CHARACTERISTICS** (VCC = $3.3V \pm 0.3V$ , TA = $-40^{\circ}$ C to $+85^{\circ}$ C, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |---------------------------------|--------|------------|-----|-----|-----|-------| | Read Cycle Time | tRC | | 100 | | | ns | | Access Time | tACC | | | | 100 | ns | | OE to Output Valid | toe | | | | 50 | ns | | RTC OE to Output Valid | toec | | | | 60 | ns | | CE or CS to Output Valid | tco | | | | 100 | ns | | OE or CE or CS to Output Active | tCOE | (Note 2) | 5 | | | ns | # 3.3V, 8Mb, Nonvolatile SRAM with Clock ### **AC ELECTRICAL CHARACTERISTICS (continued)** (VCC = $3.3V \pm 0.3V$ , TA = $-40^{\circ}$ C to $+85^{\circ}$ C, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------|-----------------|------------|-----|-----|-----|-------| | Output High Impedance from Deselection | top | (Note 2) | | | 40 | ns | | Output Hold from Address | toH | | 5 | | | ns | | Write Cycle Time | twc | | 100 | | | ns | | Write Pulse Width | twp | (Note 3) | 75 | | | ns | | Address Setup Time | t <sub>AW</sub> | | 0 | | | ns | | Mysta Dagayan / Tima | tWR1 | (Note 4) | 5 | | | | | Write Recovery Time | twR2 | (Note 5) | 20 | | | ns | | Output High Impedance from WE | topw | (Note 2) | | | 40 | ns | | Output Active from WE | toew | (Note 2) | 5 | | | ns | | Data Setup Time | tDS | (Note 6) | 40 | | | ns | | Data Halal Tira | tDH1 | (Note 4) | 0 | | | | | Data Hold Time | tDH2 | (Note 5) | 20 | | | ns | | Chip-to-Chip Setup Time | tccs | | 40 | | | ns | #### POWER-DOWN/POWER-UP TIMING $(TA = -40^{\circ}C \text{ to } +85^{\circ}C, \text{ unless otherwise noted.})$ | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------------------------------------------------------------------------|------------------|------------|-----|-----|-----|-------| | VCC Fail Detect to CE, CS, and WE Inactive Time | tPD | (Note 7) | | | 1.5 | μs | | VCC Slew from VTP to 0V | tF | | 150 | | | μs | | V <sub>CC</sub> Slew from 0V to V <sub>TP</sub> | t <sub>R</sub> | | 150 | | | μs | | V <sub>CC</sub> Valid to $\overline{\text{CE}}$ , $\overline{\text{CS}}$ , and $\overline{\text{WE}}$ | tpU | | | | 2 | ms | | VCC Valid to End of Write<br>Protection | <sup>†</sup> REC | | | | 125 | ms | #### **DATA RETENTION** (TA = +25°C, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|--------|--------------|-----|-----|-----|-------| | Expected Data-Retention Time | tDR | (Notes 7, 8) | 10 | | | Years | ### **AC TEST CONDITIONS** Voltage Range on Any Pin Relative to Ground: -0.3V to +4.6V Input Pulse Levels: VIL = 0V, VIH = 2.7V Input Pulse Rise and Fall Times: 5ns Input and Output Timing Reference Level: 1.5V Output Load: 1 TTL Gate + CL (100pF) including scope and jig # 3.3V, 8Mb, Nonvolatile SRAM with Clock ## Read Cycle ## Write Cycle 1 # 3.3V, 8Mb, Nonvolatile SRAM with Clock ## Write Cycle 2 ## Power-Down/Power-Up Condition ## 3.3V, 8Mb, Nonvolatile SRAM with Clock - Note 1: All voltages are referenced to ground. - Note 2: These parameters are sampled with a 5pF load and are not 100% tested. - **Note 3:** twp is specified as the logical AND of CE with WE for SRAM writes, or CS with WE for RTC writes. twp is measured from the later of the two related edges going low to the earlier of the two related edges going high. - Note 4: twn1 and tph1 are measured from WE going high. - Note 5: twp2 and tpH2 are measured from CE going high for SRAM writes or CS going high for RTC writes. - **Note 6:** tos is measured from the earlier of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ going high for SRAM writes, or from the earlier of $\overline{\text{CS}}$ or $\overline{\text{WE}}$ going high for RTC writes. - Note 7: In a power-down condition, the voltage on any pin cannot exceed the voltage on VCC. - **Note 8:** The expected tpp is defined as accumulative time in the absence of Vcc starting from the time power is first applied by the user. Minimum expected data-retention time is based upon a single convection reflow exposure, followed by an attachment of a new DS9034I-PCX+. This parameter is assured by component selection, process control, and design. It is not measured directly during production testing. - **Note 9:** WE is high for any read cycle. - Note 10: Voe = VIH or VIL. If Voe = VIH during write cycle, the output buffers remain in a high-impedance state. - Note 11: If the $\overline{\text{CE}}$ or $\overline{\text{CS}}$ low transition occurs simultaneously with or later than the $\overline{\text{WE}}$ low transition, the output buffers remain in a high-impedance state during this period. - Note 12: If the $\overline{\text{CE}}$ or $\overline{\text{CS}}$ high transition occurs prior to or simultaneously with the $\overline{\text{WE}}$ high transition, the output buffers remain in a high-impedance state during this period. - Note 13: If WE is low or the WE low transition occurs prior to or simultaneously with the related CE or CS low transition, the output buffers remain in a high-impedance state during this period. # 3.3V, 8Mb, Nonvolatile SRAM with Clock ## Typical Operating Characteristics $(V_{CC} = 3.3V, T_A = +25^{\circ}C, unless otherwise noted.)$ # POWER-SUPPLY CURRENT vs. POWER-SUPPLY VOLTAGE # POWER-SUPPLY CURRENT vs. POWER-SUPPLY VOLTAGE ## SRAM OUTPUT-VOLTAGE HIGH vs. OUTPUT CURRENT ## SRAM OUTPUT-VOLTAGE LOW vs. OUTPUT CURRENT # RTC OUTPUT-VOLTAGE HIGH vs. OUTPUT CURRENT # RTC OUTPUT-VOLTAGE LOW vs. OUTPUT CURRENT # 3.3V, 8Mb, Nonvolatile SRAM with Clock ## **Pin Configuration** ## **Pin Description** | PIN | NAME | FUNCTION | |-----|------|-----------------------------------| | 1 | A19 | Address Input 19 | | 2 | A15 | Address Input 15 | | 3 | A16 | Address Input 16 | | 4 | CS | Active-Low RTC Chip-Select Input | | 5 | Vcc | Supply Voltage | | 6 | WE | Active-Low Write-Enable Input | | 7 | ŌĒ | Active-Low Output-Enable Input | | 8 | CE | Active-Low SRAM Chip-Enable Input | | 9 | DQ7 | Data Input/Output 7 | | 10 | DQ6 | Data Input/Output 6 | | 11 | DQ5 | Data Input/Output 5 | | 12 | DQ4 | Data Input/Output 4 | | 13 | DQ3 | Data Input/Output 3 | | 14 | DQ2 | Data Input/Output 2 | | 15 | DQ1 | Data Input/Output 1 | | 16 | DQ0 | Data Input/Output 0 | | 17 | GND | Ground | | PIN | NAME | FUNCTION | |-----|------|------------------| | 18 | A0 | Address Input 0 | | 19 | A1 | Address Input 1 | | 20 | A2 | Address Input 2 | | 21 | A3 | Address Input 3 | | 22 | A4 | Address Input 4 | | 23 | A5 | Address Input 5 | | 24 | A6 | Address Input 6 | | 25 | A7 | Address Input 7 | | 26 | A8 | Address Input 8 | | 27 | A9 | Address Input 9 | | 28 | A10 | Address Input 10 | | 29 | A11 | Address Input 11 | | 30 | A12 | Address Input 12 | | 31 | A13 | Address Input 13 | | 32 | A14 | Address Input 14 | | 33 | A17 | Address Input 17 | | 34 | A18 | Address Input 18 | # 3.3V, 8Mb, Nonvolatile SRAM with Clock ## **Functional Diagram** ## 3.3V, 8Mb, Nonvolatile SRAM with Clock ### Detailed Description The DS3065WP is an 8Mb (1024k x 8 bits), fully static, nonvolatile (NV) memory similar in function and organization to the DS1265W NV SRAM, but containing an RTC. The device NV SRAM constantly monitors VCC for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. There is no limit to the number of write cycles that can be executed, and no additional support circuitry is required for microprocessor interfacing. This device can be used in place of SRAM, EEPROM, or flash components. User access to either the SRAM or the RTC registers is accomplished with a byte-wide interface and discrete control inputs, allowing for a direct interface to many 3.3V microprocessor devices. The RTC contains a full-function clock/calendar with an RTC alarm, battery monitor, and power monitor. RTC registers contain century, year, month, date, day, hours, minutes, and seconds data in a 24-hour BCD format. Corrections for day of the month and leap year are made automatically. The RTC registers are double-buffered into an internal and external set. The user has direct access to the external set. Clock/calendar updates to the external set of registers can be disabled and enabled to allow the user to access static data. Assuming the internal oscillator is on, the internal registers are continually updated, regardless of the state of the external registers, assuring that accurate RTC information is always maintained. The device constantly monitors the voltage of the internal battery. The battery-low flag (BLF) in the RTC FLAGS register is not writable and should always be a 0 when read. Should a 1 ever be present, the battery voltage is below ~ 2V and the contents of the clock and SRAM are questionable. The device module is constructed on a standard 34-pin PowerCap substrate. #### **SRAM Read Mode** The device executes an SRAM read cycle whenever $\overline{\text{CS}}$ (RTC chip select) and $\overline{\text{WE}}$ (write enable) are inactive (high) and $\overline{\text{CE}}$ (SRAM chip enable) is active (low). The unique address specified by the 20 address inputs (A0–A19) defines which of the 1,048,576 bytes of SRAM data is to be accessed. Valid data is available to the eight data-output drivers within tACC (access time) after the last address input signal is stable, provided that $\overline{\text{CE}}$ and $\overline{\text{OE}}$ (output enable) access times are also satisfied. If $\overline{\text{CE}}$ and $\overline{\text{OE}}$ access times are not satisfied, data access must be measured from the later occurring signal ( $\overline{\text{CE}}$ or $\overline{\text{OE}}$ ), and the limiting parameter is either too for $\overline{\text{CE}}$ or toe for $\overline{\text{OE}}$ rather than address access. #### **SRAM Write Mode** The device executes an SRAM write cycle whenever $\overline{\text{CS}}$ is inactive (high) and the $\overline{\text{CE}}$ and $\overline{\text{WE}}$ signals are active (low) after address inputs are stable. The later-occurring falling edge of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ determines the start of the write cycle. The write cycle is terminated by the earlier rising edge of $\overline{\text{CE}}$ or $\overline{\text{WE}}$ . All address inputs must be kept valid throughout the write cycle. $\overline{\text{WE}}$ must return to the high state for a minimum recovery time (twp) before another cycle can be initiated. The $\overline{\text{CS}}$ and $\overline{\text{OE}}$ control signal should be kept inactive (high) during SRAM write cycles to avoid bus contention. However, if the output drivers have been enabled ( $\overline{\text{CE}}$ and $\overline{\text{OE}}$ active), $\overline{\text{WE}}$ disables the outputs in topw from its falling edge. Table 1. RTC/Memory Operational Truth Table | | | , , | | | | | |----|----|-----|----|---------------------------|---------|----------------| | CS | WE | CE | ŌĒ | MODE | ICC | OUTPUTS | | 0 | 1 | 1 | 0 | RTC Read | Active | Active | | 0 | 1 | 1 | 1 | RTC Read | Active | High Impedance | | 0 | 0 | 1 | X | RTC Write | Active | High Impedance | | 1 | 1 | 0 | 0 | SRAM Read | Active | Active | | 1 | 1 | 0 | 1 | SRAM Read | Active | High Impedance | | 1 | 0 | 0 | X | SRAM Write | Active | High Impedance | | 1 | Х | 1 | X | Standby | Standby | High Impedance | | 0 | X | 0 | X | Invalid<br>(see Figure 2) | Active | Invalid | X = Don't care. # 3.3V, 8Mb, Nonvolatile SRAM with Clock ### **Clock Operations** #### RTC Read Mode The device executes an RTC read cycle whenever $\overline{\text{CE}}$ (SRAM chip enable) and $\overline{\text{WE}}$ (write enable) are inactive (high) and $\overline{\text{CS}}$ (RTC chip select) is active (low). The least significant four address inputs (A0–A3) define which of the 16 RTC registers is to be accessed (see Table 3). Valid data is available to the eight data-output drivers within tACC (access time) after the last address input signal is stable, provided that $\overline{\text{CS}}$ and $\overline{\text{OE}}$ (output enable) access times are also satisfied. If $\overline{\text{CS}}$ and $\overline{\text{OE}}$ access times are not satisfied, data access must be measured from the later-occurring signal ( $\overline{\text{CS}}$ or $\overline{\text{OE}}$ ) and the limiting parameter is either tCO for $\overline{\text{CS}}$ or tOEC for $\overline{\text{OE}}$ rather than address access. #### RTC Write Mode The device executes an RTC write cycle whenever $\overline{\text{CE}}$ is inactive (high) and the $\overline{\text{CS}}$ and $\overline{\text{WE}}$ signals are active (low) after address inputs are stable. The later-occurring falling edge of $\overline{\text{CS}}$ or $\overline{\text{WE}}$ determines the start of the write cycle. The write cycle is terminated by the earlier rising edge of $\overline{\text{CS}}$ or $\overline{\text{WE}}$ . All address inputs must be kept valid throughout the write cycle. $\overline{\text{WE}}$ must return to the high state for a minimum recovery time (twh) before another cycle can be initiated. The $\overline{\text{CE}}$ and $\overline{\text{OE}}$ control signals should be kept inactive (high) during RTC write cycles to avoid bus contention. However, if the output drivers have been enabled ( $\overline{\text{CS}}$ and $\overline{\text{OE}}$ active), $\overline{\text{WE}}$ disables the outputs in topy from its falling edge. #### **Clock Oscillator Mode** The oscillator can be turned off to minimize current drain from the battery. The $\overline{OSC}$ bit is the MSB of the SECONDS register (B7 of F9h). Setting $\overline{OSC}$ to 1 stops the oscillator; setting $\overline{OSC}$ to 0 starts the oscillator. The initial state of $\overline{OSC}$ is not guaranteed. When power is applied for the first time, the $\overline{OSC}$ bit should be enabled. #### Reading the Clock When reading the RTC data, it is recommended to halt updates to the external set of double-buffered RTC registers. This puts the external registers into a static state, allowing the data to be read without register values changing during the read process. Normal updates to the internal registers continue while in this state. External updates are halted by writing a 1 to the read bit (R). As long as a 1 remains in the R bit, updating is inhibited. After a halt is issued, the registers reflect the RTC count (day, date, and time) that was current at the moment the halt command was issued. Normal updates to the external set of registers resume within one second after the R bit is set to 0 for a minimum of 500µs. The R bit must be 0 for a minimum of 500µs to ensure the external registers have fully updated. #### **Setting the Clock** As with a clock read, it is also recommended to halt updates prior to setting new time values. Setting the write bit (W) to 1 halts updates of the external RTC registers 8h–Fh. After setting the W bit to 1, the RTC registers can be loaded with the desired count (day, date, and time) in BCD format. Setting the W bit to 0 then transfers the values written to the internal registers and allows normal clock operation to resume. #### **Using the Clock Alarm** The alarm settings and control for the device reside within RTC registers 2h–5h. The INTERRUPTS register (6h) contains two alarm-enable bits: alarm flag enable (AE) and alarm in backup-mode enable (ABE). The alarm can be programmed to activate on a specific day of the month or repeat every day, hour, minute, or second. Alarm mask bits AM[4:1] control the alarm mode (Table 2). Configurations not listed in the table default to the once-per-second mode to notify the user of an incorrect alarm setting. **Table 2. Alarm Mask Bits** | AM4 | AM3 | AM2 | AM1 | ALARM RATE | | |-----|-----|-----|-----|----------------------------------------------|--| | 1 | 1 | 1 | 1 | Once per second | | | 1 | 1 | 1 | 0 | When seconds match | | | 1 | 1 | 0 | 0 | When minutes and seconds match | | | 1 | 0 | 0 | 0 | When hours, minutes, and seconds match | | | 0 | 0 | 0 | 0 | When date, hours, minutes, and seconds match | | ## 3.3V, 8Mb, Nonvolatile SRAM with Clock Figure 1. Battery-Backup Mode Alarm Waveforms When the RTC register values match alarm register settings, the alarm flag (AF) is set to 1. The AE and ABE bits are reset to 0 during the power-up transition, but an alarm generated during power-up sets AF to 1. Therefore, the AF bit can be read after system power-up to determine if an alarm was generated during the power-up sequence. Figure 1 illustrates alarm timing during battery-backup mode and power-up states. #### **Clock Accuracy** The DS3065WP and DS9034I-PCX+ are each individually tested for accuracy. Once mounted together, the module typically keeps time accuracy to within ±1.53 minutes per month (35ppm) at +25°C and does not require additional calibration. For this reason, methods of field clock calibration are not available and not necessary. The electrical environment also affects clock accuracy, and caution should be taken to place the component in the lowest level EMI section of the PCB layout. For additional information, refer to Application Note 58: *Crystal Considerations with Dallas Real-Time Clocks (RTCs)*. ### **Power-On Default States** Upon each application of power to the device, the following register bits are automatically set to 0: WDS = 0, BMB[4:0] = 0, RB0 = 0, RB1 = 0, AE = 0, ABE = 0. All other RTC bits are undefined. #### **Data-Retention Mode** The device provides full functional capability for VCC greater than 3.0V and write protects by 2.8V. Data is maintained in the absence of VCC without additional support circuitry. The NV SRAM constantly monitors VCC. Should the supply voltage decay, the NV SRAM automatically write protects itself. All inputs become don't care, and all data outputs become high impedance. As VCC falls below approximately 2.5V (VSW), the power-switching circuit connects the lithium energy source to the clock and SRAM to maintain time and retain data. During power-up, when VCC rises above VSW, the power-switching circuit connects external VCC to the clock and SRAM and disconnects the lithium energy source. Normal clock or SRAM operation can resume after VCC exceeds VTP for a minimum duration of tREC. #### Freshness Seal When the DS9034I-PCX+ battery cap is first attached to a DS3065WP base, the RTC oscillator is disabled and the lithium battery is electrically disconnected, guaranteeing that no battery capacity has been consumed during transit or storage. When VCC is first applied at a level greater than VTP, the lithium battery is enabled for backup operation. The user is required to enable the oscillator (MSB of the SECONDS register) and initialize the required RTC registers for proper timekeeping operation. # 3.3V, 8Mb, Nonvolatile SRAM with Clock **Table 3. RTC Register Map** | ADDR | DATA | | | | | | | | | 544105 | |--------|------|------------|------------|-------|---------|------|----|------------------|---------------|--------| | | В7 | В6 | B5 | B4 | В3 | B2 | B1 | B0 | FUNCTION | RANGE | | xxxxFh | | 10 YEAR | | | | YEAR | | | YEAR | 00–99 | | xxxxEh | Χ | Х | X | 10 MO | MONTH | | | MONTH | 01–12 | | | xxxxDh | Χ | Х | 10 D. | ATE | DATE | | | DATE | 01–31 | | | xxxxCh | Χ | FT | X | Х | X DAY | | | DAY | 01–07 | | | xxxxBh | Χ | Χ | 10 H | OUR | HOUR | | | HOUR | 00–23 | | | xxxxAh | Χ | | 10 MINUTES | 5 | MINUTES | | | | MINUTES | 00–59 | | xxxx9h | OSC | | 10 SECONDS | 5 | SECONDS | | | SECONDS | 00–59 | | | xxxx8h | W | R | 10 CEN | ITURY | CENTURY | | | CONTROL | 00–39 | | | xxxx7h | Υ | Υ | Υ | Υ | Υ | Υ | Υ | Y | Unused | _ | | xxxx6h | AE | Υ | ABE | Υ | Υ | Υ | Υ | Υ | INTERRUPTS | _ | | xxxx5h | AM4 | Υ | 10 DATE | | | DATE | | | ALARM<br>DATE | 01–31 | | xxxx4h | AM3 | Υ | 10 H | -IR | HOURS | | | ALARM<br>HOURS | 00–23 | | | xxxx3h | AM2 | 10 MINUTES | | | MINUTES | | | ALARM<br>MINUTES | 00–59 | | | xxxx2h | AM1 | 10 SECONDS | | | SECONDS | | | ALARM<br>SECONDS | 00–59 | | | xxxx1h | Υ | Υ | Υ | Y | Υ | Y | Υ | Y | Unused | | | xxxx0h | WF | AF | 0 | BLF | 0 | 0 | 0 | 0 | FLAGS | | x = Don't care address bits X = Unused; read/writable under write and read bit control Y = Unused; read/writable without write and read bit control 0 = Reads as 0 and cannot be changed FT = Frequency test bit $\overline{OSC}$ = Oscillator start/stop bit W = Write bit R = Read bit AE = Alarm flag enable ABE = Alarm in backup-mode enable AM[4:1] = Alarm mask bits WF = Watchdog flag AF = Alarm flag BLF = Battery-low flag ## 3.3V, 8Mb, Nonvolatile SRAM with Clock Figure 2. SRAM/RTC Data Bus Control ## Applications Information #### **Power-Supply Decoupling** To achieve the best results when using the device, decouple the power supply with a 0.1µF capacitor. Use a high-quality, ceramic, surface-mount capacitor if possible. Surface-mount components minimize lead inductance, which improves performance, and ceramic capacitors tend to have adequate high-frequency response for decoupling applications. #### **Avoiding Data Bus Contention** Care should be taken to avoid simultaneous access of the SRAM and RTC devices (see Figure 2). Any chipenable overlap violates t<sub>CCS</sub> and can result in invalid and unpredictable behavior. #### **Recommended Cleaning Procedures** The device can be cleaned using aqueous-based cleaning solutions. No special precautions are needed when cleaning boards containing a DS3065WP module, provided that the cleaning and subsequent drying process is completed prior to the DS9034I-PCX+ attachment. DS3065W modules are recognized by Underwriters Laboratories (UL) under file E99151. ### **Package Information** For the latest package outline information and land patterns, go to <a href="https://www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE | PACKAGE | OUTLINE | LAND | |---------|---------|----------------|-----------------------------| | TYPE | CODE | NO. | PATTERN NO. | | 34 PCAP | | <u>21-0246</u> | See the outline no. 21-0246 | # 3.3V, 8Mb, Nonvolatile SRAM with Clock ### **Revision History** | REVISION<br>NUMBER | REVISION DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|---------------|-----------------|------------------| | 0 | 7/10 | Initial release | _ | Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.