

## N-Channel Logic Level Enhancement Mode Field Effect Transistor

## NDT014L

#### **General Description**

These N-Channel logic level enhancement mode power field effect transistors are produced using **onsemi's** proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulses in the avalanche and commutation modes. These devices are particularly suited for low voltage applications such as DC motor control and DC-DC conversion where fast switching, low in-line power loss, and resistance to transients are needed.

#### **Features**

- 2.8 A, 60 V.  $R_{DS(ON)} = 0.2 \Omega$  @  $V_{GS} = 4.5 \text{ V}$  $R_{DS(ON)} = 0.16 \Omega$  @  $V_{GS} = 10 \text{ V}$
- High Density Cell Design For Extremely Low R<sub>DS(ON)</sub>
- High Power and Current Handling Capability in a Widely Used Surface Mount Package
- This Device is Pb-Free

## ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C, unless otherwise noted)

| Symbol                               | Parameter                               | Value      | Unit |
|--------------------------------------|-----------------------------------------|------------|------|
| $V_{DSS}$                            | Drain-Source Voltage                    | 60         | V    |
| V <sub>GSS</sub>                     | Gate-Source Voltage                     | ±20        | V    |
| I <sub>D</sub>                       | Drain Current - Continuous (Note 1a)    | ±2.8       | Α    |
|                                      | - Pulsed                                | ±10        |      |
| $P_{D}$                              | Maximum Power Dissipation (Note 1a)     | 3          | W    |
|                                      | (Note 1b)                               | 1.3        |      |
|                                      | (Note 1c)                               | 1.1        |      |
| T <sub>J</sub> ,<br>T <sub>STG</sub> | Operating and Storage Temperature Range | -65 to 150 | °C   |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

# **THERMAL CHARACTERISTICS** Values are at $T_A = 25$ °C unless otherwise noted.

| Symbol          | Parameter                                         | Ratings | Unit |
|-----------------|---------------------------------------------------|---------|------|
| $R_{\theta JA}$ | Thermal Resistance, Junction-to-Ambient (Note 1a) | 42      | °C/W |
| $R_{	heta JC}$  | Thermal Resistance, Junction-to-Case (Note 1)     | 12      | °C/W |

1



SOT-223 CASE 318H



#### **MARKING DIAGRAM**



A = Assembly Location

Y = Year W = Work Week

014L = Specific Device Code ■ = Pb-Free Package

#### ORDERING INFORMATION

| Device  | Package | Shipping <sup>†</sup> |
|---------|---------|-----------------------|
| NDT014L | SOT-223 | 4000 /                |
|         |         | Tape & Reel           |

†For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### NDT014L

### **ELECTRICAL CHARACTERISTICS** Values are at $T_A = 25$ °C unless otherwise noted.

| Symbol              | Parameter                                             | Conditions                                                                          | Min      | Тур          | Max         | Unit |
|---------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------|----------|--------------|-------------|------|
| OFF CH              | ARACTERISTICS                                         | •                                                                                   |          | •            | •           | •    |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage                        | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA                                      | 60       | _            | -           | V    |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current                       | $V_{DS} = 60 \text{ V}, V_{GS} = 0 \text{ V}$ $T_{J} = 55^{\circ}\text{C}$          | -        | -            | 25<br>250   | μΑ   |
| I <sub>GSSF</sub>   | Gate-Body Leakage, Forward                            | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V                                       | _        | -            | 100         | nΑ   |
| I <sub>GSSR</sub>   | Gate-Body Leakage, Reverse                            | V <sub>GS</sub> = -20 V, V <sub>DS</sub> = 0 V                                      | _        | -            | -100        | nΑ   |
| ON CHA              | RACTERISTICS (Note 2)                                 |                                                                                     |          |              |             |      |
| V <sub>GS(th)</sub> | Gate Threshold Voltage                                | $V_{DS} = V_{GS}, I_D = 250 \mu\text{A}$ $T_J = 125^{\circ}\text{C}$                | 1<br>0.8 | 1.5<br>1.1   | 3<br>2      | V    |
| R <sub>DS(on)</sub> | Static Drain-Source On-Resistance                     | $V_{GS} = 4.5 \text{ V}, I_D = 2.8 \text{ A}$ $T_J = 125^{\circ}\text{C}$           | -        | 0.17<br>0.22 | 0.2<br>0.36 | Ω    |
|                     |                                                       | $V_{GS} = 10 \text{ V}, I_D = 3.4 \text{ A}$                                        | _        | 0.12         | 0.16        | 1    |
| I <sub>D(on)</sub>  | On-State Drain Current                                | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 5 V                                      | 5        | -            | -           | Α    |
|                     |                                                       | V <sub>DS</sub> = 10 V, V <sub>DS</sub> = 5 V                                       | 10       | -            | -           |      |
| 9FS                 | Forward Transconductance                              | V <sub>DS</sub> = 5 V, I <sub>D</sub> = 2.8 A                                       | _        | 4.2          | -           | S    |
| DYNAMI              | C CHARACTERISTICS                                     |                                                                                     |          |              |             |      |
| C <sub>iss</sub>    | Input Capacitance                                     | V <sub>DS</sub> = 30 V, V <sub>GS</sub> = 0 V,<br>f = 1.0 MHz                       | _        | 214          | _           | pF   |
| C <sub>oss</sub>    | Output Capacitance                                    | f = 1.0 MHz                                                                         | _        | 70           | -           | pF   |
| $C_{rss}$           | Reverse Transfer Capacitance                          |                                                                                     | _        | 27           | -           | pF   |
| SWITCH              | ING CHARACTERISTICS (Note 2)                          |                                                                                     |          |              |             |      |
| t <sub>d(on)</sub>  | Turn-On Delay Time                                    | $V_{DD} = 30 \text{ V}, I_{D} = 3 \text{ A},$                                       | _        | 6            | 12          | ns   |
| t <sub>r</sub>      | Turn-On Rise Time                                     | $V_{GEN} = 10 \text{ V, } R_{GEN} = 12 \Omega$                                      | _        | 14           | 25          | ns   |
| t <sub>d(off)</sub> | Turn-Off Delay Time                                   | 7                                                                                   | _        | 15           | 28          | ns   |
| t <sub>f</sub>      | Turn-Off Fall Time                                    | 7                                                                                   | _        | 10           | 18          | ns   |
| Qg                  | Total Gate Charge                                     | $V_{DS} = 10 \text{ V}, I_D = 2.8 \text{ A},$                                       | _        | 36           | 5           | nC   |
| Q <sub>gs</sub>     | Gate-Source Charge                                    | V <sub>GS</sub> = 4.5 V                                                             | _        | 0.8          | -           | nC   |
| $Q_{gd}$            | Gate-Drain Charge                                     |                                                                                     | _        | 1.4          | -           | nC   |
| DRAIN-S             | SOURCE DIODE CHARACTERISTICS A                        | AND MAXIMUM RATINGS                                                                 |          |              |             |      |
| I <sub>S</sub>      | Maximum Continuous Drain-Source Diode Forward Current |                                                                                     | _        | -            | 2.3         | Α    |
| $V_{SD}$            | Drain-Source Diode Forward<br>Voltage                 | V <sub>GS</sub> = 0 V, I <sub>S</sub> = 2.3 A (Note 2)                              | -        | 0.85         | 1.3         | V    |
| t <sub>rr</sub>     | Reverse Recovery Time                                 | $V_{GS} = 0 \text{ V}, I_F = 2.3 \text{ A}, d_{iF}/d_t = 100 \text{ A}/\mu\text{s}$ | _        | _            | 140         | ns   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

1.  $R_{\theta JA}$  is the sum of the junction-to-case and case-to-ambient resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.

$$P_D(t) \,=\, \frac{T_J - T_A}{R_{\theta JA}(t)} = \frac{T_J - T_A}{R_{\theta JC} \,+\, R_{\theta CA}(t)} =\, I_D^2(t) \,\times\, R_{DS(on)@T_J}$$

Applications on 4.5"x5" FR-4 PCB under still air environment, typical  $R_{\theta JA}$  is found to be:



a. 42°C/W with 1 in<sup>2</sup> of 2 oz copper mounting



b. 95°C/W with 0.066 in<sup>2</sup> of 2 oz copper mounting pad.



c. 110°C/W with 0.0123 in<sup>2</sup> of 2 oz copper mounting pad.

Scale 1:1 on letter size paper

2. Pulse Test: Pulse Width ≤ 300 μs, Duty Cycle ≤2.0%.

#### NDT014L

#### **TYPICAL CHARACTERISTICS**



Figure 1. On-Region Characteristics



Figure 2. On-Resistance Variation with Gate Voltage and Drain Current



Figure 3. On–Resistance Variation with Temperature



Figure 4. On–Resistance Variation with Drain Current and Temperature



Figure 5. Transfer Characteristics



Figure 6. Gate Threshold Variation with Temperature

### TYPICAL CHARACTERISTICS (continued)



Figure 7. Breakdown Voltage Variation with Temperature



V<sub>SD</sub>, Body Diode Forward Voltage (V)

Figure 8. Body Diode Forward Voltage Variation with Current and Temperature



Figure 9. Capacitance Characteristics



Figure 10. Gate Charge Characteristics



Figure 11. Switching Test Circuit



Figure 12. Switching Waveforms

#### NDT014L

#### TYPICAL CHARACTERISTICS (continued)



Figure 13. Transconductance Variation with Drain Current and Temperature



10 μs

30 50 80



Figure 15. Maximum Steady- State Drain Current versus Copper Mounting Pad Area

Figure 16. Maximum Safe Operating Area



Figure 17. Typical Transient Thermal Impedance Curve

Thermal characterization performed under the conditions of Note 1c. Should better thermal design employs,  $R_{\theta JA}$  will be lower and reach thermal equivalent sooner.

SCALE 2:1



A

В

**DATE 13 MAY 2020** 

#### NOTES

- DIMENSIONING AND TOLERANCING PER ASME
- DIMENSIDNING AND TOLERANCING PER ASME
  Y14.5M, 2009.
  CONTROLLING DIMENSION: MILLIMETERS
  DIMENSIONS D & E1 ARE DETERMINED AT DATUM
  H. DIMENSIONS DO NOT INCLUDE MOLD FLASH,
  PROTRUSIONS DR GATE BURRS. SHALL NOT
  EXCEED 0.23mm PER SIDE.
  LEAD DIMENSIONS & AND &1 DO NOT INCLUDE
  DAMBAR PROTRUSION. ALLOWABLE DAMBBAR
  PROTRUSION IS 0.08mm PER SIDE.
  DATUMS A AND B ARE DETERMINED AT DATUM H.
  A1 IS DEFINED AS THE VERTICAL DISTANCE
  FROM THE SEATING PLANE TO THE LOWEST
  POINT OF THE PACKAGE BODY.
  POSITIONAL TOLERANCE APPLIES TO DIMENSIONS
  & AND &1.

- b AND b1.

|     | MILLIMETERS |      |      |  |
|-----|-------------|------|------|--|
| DIM | MIN.        | N□M. | MAX. |  |
| Α   |             |      | 1.80 |  |
| A1  | 0.02        | 0.06 | 0.11 |  |
| b   | 0.60        | 0.74 | 0.88 |  |
| b1  | 2.90        | 3.00 | 3.10 |  |
| c   | 0.24        |      | 0.35 |  |
| D   | 6.30        | 6.50 | 6.70 |  |
| E   | 6.70        | 7.00 | 7.30 |  |
| E1  | 3.30        | 3.50 | 3.70 |  |
| е   | 2.30 BSC    |      |      |  |
| L   | 0.25        |      |      |  |
| į.  | 0°          |      | 10°  |  |







**MARKING DIAGRAM\*** 

AYW

XXXXX.

= Assembly Location = Year

= Work Week W

XXXXX = Specific Device Code = Pb-Free Package

(Note: Microdot may be in either location)

\*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking.



## RECOMMENDED MOUNTING FOOTPRINT

For additional information on our Pb-Free strategy and soldering details, please download the IIN Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D.

| DOCUMENT NUMBER: | 98ASH70634A | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:     | SOT-223     |                                                                                                                                                                                    | PAGE 1 OF 1 |  |

ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase

#### ADDITIONAL INFORMATION

**TECHNICAL PUBLICATIONS:** 

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales