# MOSFET – Power, Dual, N-Channel, SO-8 40 V, 8.9 A, 20 mΩ #### **Features** - Low R<sub>DS(on)</sub> - Low Capacitance - Optimized Gate Charge - These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant #### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated) | Parameter | | | Symbol | Value | Unit | |-------------------------------------------------------------------|------------------------|-----------------------|-----------------------------------|----------------|------| | Drain-to-Source Voltage | | | $V_{DSS}$ | 40 | ٧ | | Gate-to-Source Volta | age | | V <sub>GS</sub> | ±20 | V | | Continuous Drain | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 7.4 | Α | | Current R <sub>θJA</sub><br>(Note 1) | Steady | T <sub>A</sub> = 70°C | | 5.9 | | | Power Dissipation | State | T <sub>A</sub> = 25°C | $P_{D}$ | 2.1 | W | | R <sub>θJA</sub> (Note 1) | | T <sub>A</sub> = 70°C | | 1.3 | | | Continuous Drain | | T <sub>A</sub> = 25°C | I <sub>D</sub> | 8.9 | Α | | Current R <sub>θJA</sub><br>(Note 1) | t ≤10 s | T <sub>A</sub> = 70°C | | 7.1 | | | Power Dissipation | | T <sub>A</sub> = 25°C | $P_{D}$ | 3.0 | W | | R <sub>θJA</sub> (Note 1) | | T <sub>A</sub> = 70°C | | 1.9 | | | Pulsed Drain<br>Current | t <sub>p</sub> = 10 μs | | I <sub>DM</sub> | 35 | Α | | Operating Junction and Storage<br>Temperature | | | T <sub>J</sub> , T <sub>STG</sub> | -55 to<br>+150 | °C | | Source Current (Body Diode) | | | I <sub>S</sub> | 7.0 | Α | | Single Pulse Drain-to-Source Avalanche | | | EAS | 20 | mJ | | Energy (L = 0.1 mH) | | IAS | 21 | Α | | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. #### THERMAL RESISTANCE MAXIMUM RATINGS | Parameter | Symbol | Value | Unit | |------------------------------------------------|-----------------|-------|------| | Junction-to-Ambient Steady State (Notes 1 & 3) | $R_{\theta JA}$ | 58 | | | Junction-to-Ambient - t ≤10 s (Note 1) | $R_{\theta JA}$ | 40 | °C/W | | Junction-to-Ambient Steady State (Note 2) | $R_{\theta JA}$ | 106 | | - Surface-mounted on FR4 board using 1 sq-in pad (Cu area = 1.127 in sq [2 oz] including traces). - Surface-mounted on FR4 board using 0.155 in sq (100mm<sup>2</sup>) pad size. - 3. Both channels receive equivalent power dissipation - 1 W applied on each channel: T<sub>J</sub> = 2 W \* 58°C/W + 25°C = 141°C #### ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> R <sub>DS(ON)</sub> MAX | | I <sub>D</sub> MAX | |----------------------------------------------|-------------------------|--------------------| | 40 V | 20 mΩ @ 10 V | 8.9 A | | | 36.5 m $\Omega$ @ 4.5 V | 0.9 A | #### **N-CHANNEL MOSFET** #### MARKING DIAGRAM/ PIN ASSIGNMENT SO-8 CASE 751 STYLE 11 A = Assembly Location Y = Year WW = Work Week ■ = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|-------------------|-----------------------| | NTMD5838NLR2G | SO-8<br>(Pb-Free) | 2500/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise specified) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|------------------------------------------|-----------------------------------------------------------------------|------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | - | | | | - | - | - | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | V <sub>GS</sub> = 0 V, I <sub>D</sub> = | 250 μΑ | 40 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /<br>T <sub>J</sub> | | | | 32 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25 °C | | | 1.0 | | | | | $V_{DS} = 40 \text{ V}$ | T <sub>J</sub> = 125°C | | | 100 | μΑ | | Gate-to-Source Leakage Current | I <sub>GSS</sub> | $V_{DS} = 0 V, V_{GS}$ | = ±20 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 4) | | | | | | | - | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_D =$ | = 250 μA | 1.0 | 1.8 | 3.0 | V | | Negative Threshold Temperature Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | 6.0 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I <sub>E</sub> | <sub>)</sub> = 7 A | | 16.2 | 20 | | | | | V <sub>GS</sub> = 4.5 V, I <sub>I</sub> | <sub>O</sub> = 7 A | | 25.0 | 36.5 | mΩ | | Forward Transconductance | 9FS | V <sub>DS</sub> = 15 V, I <sub>E</sub> | <sub>0</sub> = 7 A | | 4.0 | | S | | CHARGES, CAPACITANCES & GATE RESIS | TANCE | | | | • | • | | | Input Capacitance | C <sub>ISS</sub> | | | | 785 | | | | Output Capacitance | C <sub>OSS</sub> | V <sub>GS</sub> = 0 V, f = 1 MHz, V <sub>DS</sub> = 20 V | | | 123 | | pF | | Reverse Transfer Capacitance | C <sub>RSS</sub> | | | | 90 | | | | Total Gate Charge | Q <sub>G(TOT)</sub> | V <sub>GS</sub> = 10 V, V <sub>DS</sub> = 20 V; I <sub>D</sub> = 7 A | | | 17 | | | | | | | | | 8.6 | 11 | 1 | | Threshold Gate Charge | Q <sub>G(TH)</sub> | V <sub>GS</sub> = 4.5 V, V <sub>DS</sub> = 20 V; I <sub>D</sub> = 7 A | | | 0.8 | | nC | | Gate-to-Source Charge | Q <sub>GS</sub> | | | | 2.8 | | | | Gate-to-Drain Charge | $Q_{GD}$ | | | | 4.0 | | 1 | | Plateau Voltage | V <sub>GP</sub> | | | | 3.2 | | V | | Gate Resistance | R <sub>G</sub> | | | | 1.8 | | Ω | | SWITCHING CHARACTERISTICS (Note 5) | | | | | • | • | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 11 | | | | Rise Time | t <sub>r</sub> | Vcc = 4.5 V. Vpc | s = 20 V. | | 23 | | ns | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $V_{GS} = 4.5 \text{ V}, V_{DS}$<br>$I_{D} = 7 \text{ A}, R_{G} =$ | 2.5 Ω | | 17 | | | | Fall Time | t <sub>f</sub> | | | | 4.0 | | 1 | | DRAIN-SOURCE DIODE CHARACTERISTIC | s | | | | | | • | | Forward Diode Voltage | $V_{SD}$ | V00 - 0 V | T <sub>J</sub> = 25°C | | 0.84 | 1.2 | | | | | $V_{GS} = 0 V$ ,<br>$I_S = 7 A$ | T <sub>J</sub> = 125°C | | 0.7 | | V | | Reverse Recovery Time | t <sub>RR</sub> | V <sub>GS</sub> = 0 V, dIS/dt = 100 A/μs,<br>I <sub>S</sub> = 7 A | | | 17 | | | | Charge Time | t <sub>a</sub> | | | | 11 | | ns | | Discharge Time | t <sub>b</sub> | | | | 6.0 | | | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 10 | | nC | <sup>4.</sup> Pulse Test: pulse width $\leq 300~\mu s$ , duty cycle $\leq 2\%$ . 5. Switching characteristics are independent of operating junction temperatures. #### **TYPICAL PERFORMANCE CURVES** #### **TYPICAL PERFORMANCE CURVES** Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature #### **TYPICAL PERFORMANCE CURVES** Figure 13. Thermal Response SOIC-8 NB CASE 751-07 **ISSUE AK** **DATE 16 FEB 2011** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.127 (0.005) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 751-01 THRU 751-06 ARE OBSOLETE. NEW STANDARD IS 751-07. | | MILLIMETERS | | INCHES | | | |-----|-------------|------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 4.80 | 5.00 | 0.189 | 0.197 | | | В | 3.80 | 4.00 | 0.150 | 0.157 | | | С | 1.35 | 1.75 | 0.053 | 0.069 | | | D | 0.33 | 0.51 | 0.013 | 0.020 | | | G | 1.27 BSC | | 0.050 BSC | | | | Н | 0.10 | 0.25 | 0.004 | 0.010 | | | J | 0.19 | 0.25 | 0.007 | 0.010 | | | K | 0.40 | 1.27 | 0.016 | 0.050 | | | М | 0 ° | 8 ° | 0 ° | 8 ° | | | N | 0.25 | 0.50 | 0.010 | 0.020 | | | S | 5.80 | 6.20 | 0.228 | 0.244 | | ### **SOLDERING FOOTPRINT\*** <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location = Wafer Lot = Year = Work Week W = Pb-Free Package XXXXXX XXXXXX AYWW AYWW Ŧ $\mathbb{H}$ Discrete **Discrete** (Pb-Free) XXXXXX = Specific Device Code = Assembly Location Α = Year ww = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. #### **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42564B | 98ASB42564B Electronic versions are uncontrolled except when accessed directly from the<br>Printed versions are uncontrolled except when stamped "CONTROLLED CO | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 1 OF 2 | | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. #### SOIC-8 NB CASE 751-07 ISSUE AK #### **DATE 16 FEB 2011** | STYLE 1: PIN 1. EMITTER 2. COLLECTOR 3. COLLECTOR 4. EMITTER 5. EMITTER 6. BASE 7. BASE 8. EMITTER | STYLE 2: PIN 1. COLLECTOR, DIE, #1 2. COLLECTOR, #1 3. COLLECTOR, #2 4. COLLECTOR, #2 5. BASE, #2 6. EMITTER, #2 7. BASE, #1 8. EMITTER, #1 | STYLE 3: PIN 1. DRAIN, DIE #1 2. DRAIN, #1 3. DRAIN, #2 4. DRAIN, #2 5. GATE, #2 6. SOURCE, #2 7. GATE, #1 8. SOURCE, #1 | STYLE 4: PIN 1. ANODE 2. ANODE 3. ANODE 4. ANODE 5. ANODE 6. ANODE 7. ANODE 8. COMMON CATHODE | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. DRAIN 2. DRAIN 3. DRAIN 4. DRAIN 5. GATE 6. GATE 7. SOURCE 8. SOURCE | PIN 1. SOURCE 2. DRAIN 3. DRAIN 4. SOURCE 5. SOURCE 6. GATE 7. GATE 8. SOURCE | PIN 1. INPUT 2. EXTERNAL BYPASS 3. THIRD STAGE SOURCE 4. GROUND 5. DRAIN 6. GATE 3 7. SECOND STAGE Vd 8. FIRST STAGE Vd | PIN 1. COLLECTOR, DIE #1 2. BASE, #1 | | STYLE 9: PIN 1. EMITTER, COMMON 2. COLLECTOR, DIE #1 3. COLLECTOR, DIE #2 4. EMITTER, COMMON 5. EMITTER, COMMON 6. BASE, DIE #2 7. BASE, DIE #1 8. EMITTER, COMMON | STYLE 10: PIN 1. GROUND 2. BIAS 1 3. OUTPUT 4. GROUND 5. GROUND 6. BIAS 2 7. INPUT 8. GROUND | STYLE 11: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. DRAIN 2 7. DRAIN 1 | STYLE 12: PIN 1. SOURCE 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 9. DRAIN | | STYLE 13: PIN 1. N.C. 2. SOURCE 3. SOURCE 4. GATE 5. DRAIN 6. DRAIN 7. DRAIN 8. DRAIN | STYLE 14: PIN 1. N-SOURCE 2. N-GATE 3. P-SOURCE 4. P-GATE 5. P-DRAIN 6. P-DRAIN 7. N-DRAIN 8. N-DRAIN | STYLE 15: PIN 1. ANODE 1 2. ANODE 1 3. ANODE 1 4. ANODE 1 5. CATHODE, COMMON 6. CATHODE, COMMON 7. CATHODE, COMMON 8. CATHODE, COMMON | STYLE 16: PIN 1. EMITTER, DIE #1 2. BASE, DIE #1 3. EMITTER, DIE #2 4. BASE, DIE #2 5. COLLECTOR, DIE #2 6. COLLECTOR, DIE #2 7. COLLECTOR, DIE #1 8. COLLECTOR, DIE #1 | | STYLE 17: PIN 1. VCC 2. V2OUT 3. V1OUT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC | STYLE 18: PIN 1. ANODE 2. ANODE 3. SOURCE 4. GATE 5. DRAIN | STYLE 19: PIN 1. SOURCE 1 2. GATE 1 3. SOURCE 2 4. GATE 2 5. DRAIN 2 6. MIRROR 2 | STYLE 20: PIN 1. SOURCE (N) 2. GATE (N) 3. SOURCE (P) 4. GATE (P) 5. DRAIN 6. DRAIN | | 3. V10UT 4. TXE 5. RXE 6. VEE 7. GND 8. ACC STYLE 21: PIN 1. CATHODE 1 2. CATHODE 2 3. CATHODE 3 4. CATHODE 4 5. CATHODE 5 6. COMMON ANODE 7. COMMON ANODE 8. CATHODE 6 | STYLE 22: | 7. DRAIN 1 8. MIRROR 1 STYLE 23: PIN 1. LINE 1 IN 2. COMMON ANODE/GND 3. COMMON ANODE/GND 4. LINE 2 IN 5. LINE 2 OUT 6. COMMON ANODE/GND 7. COMMON ANODE/GND 8. LINE 1 OUT | STYLE 24: PIN 1. BASE 2. EMITTER 3. COLLECTOR/ANODE 4. COLLECTOR/ANODE 5. CATHODE 6. CATHODE 7. COLLECTOR/ANODE 8. COLLECTOR/ANODE | | STYLE 25: PIN 1. VIN 2. N/C 3. REXT 4. GND 5. IOUT 6. IOUT 7. IOUT 8. IOUT | STYLE 26: PIN 1. GND 2. dv/dt 3. ENABLE 4. ILIMIT 5. SOURCE 6. SOURCE 7. SOURCE 8. VCC | STYLE 27: PIN 1. ILIMIT 2. OVLO 3. UVLO 4. INPUT+ 5. SOURCE 6. SOURCE 7. SOURCE 8. DRAIN | STYLE 28: PIN 1. SW_TO_GND 2. DASIC_OFF 3. DASIC_SW_DET 4. GND 5. V_MON 6. VBULK 7. VBULK 8. VIN | | STYLE 29: PIN 1. BASE, DIE #1 2. EMITTER, #1 3. BASE, #2 4. EMITTER, #2 5. COLLECTOR, #2 6. COLLECTOR, #2 7. COLLECTOR, #1 8. COLLECTOR, #1 | STYLE 30: PIN 1. DRAIN 1 2. DRAIN 1 3. GATE 2 4. SOURCE 2 5. SOURCE 1/DRAIN 2 6. SOURCE 1/DRAIN 2 7. SOURCE 1/DRAIN 2 8. GATE 1 | | | | DOCUMENT NUMBER: | 98ASB42564B | B Printed versions are uncontrolled except when accessed directly from the Document Repo | | | |------------------|-------------|------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | SOIC-8 NB | | PAGE 2 OF 2 | | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. onsemi, Onsemi, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. Onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using onsemi products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by onsemi. "Typical" parameters which may be provided in onsemi data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. onsemi does not convey any license under any of its intellectual property rights nor the rights of others. onsemi products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA class 3 medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase #### ADDITIONAL INFORMATION **TECHNICAL PUBLICATIONS:** $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ onsemi Website: www.onsemi.com ONLINE SUPPORT: www.onsemi.com/support For additional information, please contact your local Sales Representative at www.onsemi.com/support/sales