

TLK1002A DUAL SIGNAL CONDITIONING TRANSCEIVER

SLLS661-JUNE 2005

#### FEATURES

- Fully Integrated Signal Conditioning
  Transceiver
- 1.0–1.3 Gbps Operation
- Low Power CMOS Design (<300 mW)
- High Differential Output Voltage Swing (1600 mVp-p typical)
- 400 mVp-p Differential Input Sensitivity
- High Input Jitter Tolerance 0.606 UI
- Single 1.8 V Power Supply
- 2.5 V Tolerant Control Inputs
- Differential VML Transmit Outputs With No
   External Components Necessary

- No External Filter Components Required for PLLs
- Supports Loop-Back Modes
- Temperature Rating 0°C to 70°C
- Small Footprint 4 mm × 4 mm 24-Lead QFN Package

#### APPLICATIONS

- Resynchronization in Both Directions for 1.25 Gbps Links
- Repeater for 1.0625 Gbps Applications

## DESCRIPTION

TLK1002A is a single-chip dual signal conditioning transceiver.

This chip supports data rates from 1.0 Gbps up to 1.3 Gbps. An on-chip clock generation phase-locked loop (PLL) generates the required half-rate clock from an externally applied reference clock. This reference clock equals approximately one tenth of the data rate. It may be off frequency from both received data streams by up to  $\pm 200$  ppm.

Both data paths are implemented identical. The implemented input buffers provide an input sensitivity of 400 mVp-p differential.

The data paths tolerate up to 0.606 UI total input jitter. Signal retiming is performed by means of phase-locked loop (PLL) circuits. The retimed output signals are fed to VML output buffers, which provide output amplitudes of typical 1600mVp-p differential across the external  $2x50 \Omega$  load.

TLK1002A only requires a single 1.8 V supply voltage. Robust design avoids the necessity of special off-chip supply filtering.

Advanced low power CMOS design leads to low power consumption.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

#### BLOCK DIAGRAM

A simplified block diagram of the TLK1002A circuit is shown in Figure 1. The main circuit parts are described in detail below.



Figure 1. Simplified Block Diagram of the TLK1002A Transceiver

#### DATA PATHS

The serial input data streams are connected to the input ports RXA+/RXA- or RXB+/RXB- respectively. The input stages provide on-chip differential 100- $\Omega$  termination. The outputs of the input buffer stages are connected to the signal conditioning PLL circuits.

The PLL output signals are fed to multiplexer (MUX) stages, which are used to redirect the data signals if loop back mode is selected.

The multiplexer stages are connected to the output ports TXB+/TXB- or TXA+/TXA-, respectively, by means of VML output buffer stages. To enable the output buffer stages, *ENA* and *ENB*, which are internally pulled up, must be at high level (*VDD*).

The loop back modes are enabled by means of the control-inputs  $\overline{LBA}$  and  $\overline{LBB}$ , which are implemented as active low inputs with integrated pull-up resistors. If  $\overline{LBA}$  is set to low level, the input data applied to the input port RXA+/RXA- is retimed and fed to both output ports TXB+/TXB- and TXA+/TXA-. If  $\overline{LBB}$  is pulled low, the retimed input data signal applied to RXB+/RXB- is available at TXA+/TXA- and TXB+/TXB-.

If a logic low signal is applied to both loop back control inputs the retimed signal connected to RXA+/RXA– appears at TXA+/TXA–, while the retimed signal applied to RXB+/RXB– is fed to TXB+/TXB–.

## **DATA PATHS (continued)**

#### LOW-NOISE HALF-RATE CLOCK GENERATION PLL

In order to achieve the low power requirements, an on-chip half-rate clock synthesizer PLL is implemented. It generates the internally used inphase and quadrature clock signals with 5 times the reference clock frequency.

The required reference clock frequency equals approximately one tenth of the data rate. It may be off frequency from both transmit and receive data streams by up to  $\pm 200$  ppm.

A valid reference clock must be connected to the RCLK pin to ensure proper operation. In case of a clock absence of up to 4 cycles during clock switch over the CDR will independently re-acquire lock (i.e., without the need of any reset signal), however during re-locking erroneous bits will be transmitted for a limited period of time.

The reference clock may contain jitter, in the order of about 80  $ps_{p-p}$ . However, the jitter components below 10 MHz, which is the bandwidth of the clock generation PLL, must not exceed 40  $ps_{p-p}$ .

Increased reference clock jitter leads to increased output jitter as well as to reduced jitter tolerance.

#### **CONTROL INPUTS**

TLK1002A provides a total of four control inputs, which activate the VML output buffer stages and enable the loop-back modes.

These control inputs may be driven from circuits using a different supply voltage. Thus, 2.5 V tolerance is mandatory at these pins. All control inputs provide on-chip pull-up resistors to *VDD*.

#### **REFERENCE VOLTAGE AND BIAS CURRENT GENERATION**

The TLK1002A transceiver is supplied by a 1.8 V  $\pm$ 5% supply voltage connected to *VDD*. The voltage is referred to ground (*GND*).

From this voltage all required reference voltages and bias currents are derived by means of the reference voltage and bias current generation block.

#### PACKAGE

For the TLK1002A a small footprint 4 mm  $\times$  4 mm 24-lead QFN package is used, with a lead pitch of 0.5 mm. The pin out is shown below.

The thermal resistance of the package is about 47°C/W. At a total power consumption of 0.3 W assuming an ambient temperature of 70°C, the maximum junction temperature is below 85°C.



# TLK1002A **DUAL SIGNAL CONDITIONING TRANSCEIVER**

SLLS661-JUNE 2005

# TEXAS INSTRUMENTS www.ti.com

#### **TERMINAL FUNCTIONS**

| TERMINAL                          |      | ТҮРЕ    | DESCRIPTION                                                                                                                                            |
|-----------------------------------|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.                               | NAME | ITE     | DESCRIPTION                                                                                                                                            |
| 1                                 | RXA– | In      | Inverted data input A. On board AC coupled. On-chip 100- $\Omega$ differential terminated to RXA+.                                                     |
| 2                                 | RXA+ | In      | Non-inverted data input A. On board AC coupled. On-chip 100- $\Omega$ differential terminated to RXA–.                                                 |
| 3, 4, 7, 12, 15,<br>16,19, 24, EP | GND  | Supply  | Circuit ground. The exposed die pad (EP) must be grounded.                                                                                             |
| 5                                 | TXA+ | VML-out | Retimed non-inverted data output A. On board AC coupled.                                                                                               |
| 6                                 | TXA– | VML-out | Retimed inverted data output A. On board AC coupled.                                                                                                   |
| 8                                 | RCLK | CMOS-in | Reference clock input. Self biased for AC coupling. This input is 2.5 V tolerant.                                                                      |
| 9                                 | ENA  | CMOS-in | Enable A, on-chip pulled up to VDD. When set to high level, the VML output buffer driving the TXA+/TXA- port is enabled. This input is 2.5 V tolerant. |
| 10                                | ENB  | CMOS-in | Enable B, on-chip pulled up to VDD. When set to high level, the VML output buffer driving the TXB+/TXB– port is enabled. This input is 2.5 V tolerant  |
| 11, 20, 23                        | VDD  | Supply  | 1.8 V ±5% supply voltage                                                                                                                               |
| 13                                | TXB- | VML-out | Retimed inverted data output B. On board AC coupled.                                                                                                   |
| 14                                | TXB+ | VML-out | Retimed non-inverted data output B. On board AC coupled.                                                                                               |
| 17                                | RXB+ | In      | Non-inverted data input B. On board AC coupled. On-chip 100- $\Omega$ differential terminated to RXB–.                                                 |
| 18                                | RXB- | In      | Inverted data input B. On board AC coupled. On-chip 100- $\Omega$ differential terminated to RXB+.                                                     |
|                                   |      |         | Loop back B, on-chip pulled up to VDD. When pulled to low level, loop back mode B is enabled                                                           |
| 21                                | LBB  | CMOS-in | The input data applied to the input port RXB+/RXB– is retimed and fed to both output ports TXA+/TXA– and TXB+/TXB–. This input is 2.5 V tolerant.      |
|                                   |      |         | Loop back A, on-chip pulled up to VDD. When pulled to low level, loop back mode A is enabled                                                           |
| 22                                | LBA  | CMOS-in | The input data applied to the input port RXA+/RXA– is retimed and fed to both output ports TXB+/TXB– and TXA+/TXA–. This input is 2.5 V tolerant.      |

#### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                                                 | VALUE           |
|-------------------|---------------------------------------------------------------------------------|-----------------|
| V <sub>DD</sub>   | Supply voltage <sup>(2)</sup>                                                   | –0.3 V to 2.5 V |
| V <sub>CMOS</sub> | Voltage range at CMOS input terminals (ENA, ENB, LBA, LBB, RCLK) <sup>(2)</sup> | –0.3 V to 3.0 V |
|                   | Electrical discharge                                                            | 2k V (HBM)      |
| T <sub>A</sub>    | Characterized free-air temperature range (no airflow)                           | 0°C to 70°C     |
| T <sub>STG</sub>  | Storage temperature range                                                       | –65°C to 85°C   |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network ground terminal.

## **RECOMMENDED OPERATING CONDITIONS**

over operating free-air temperature range (unless otherwise noted)

|                 |                                               | MIN | NOM | MAX | UNIT |
|-----------------|-----------------------------------------------|-----|-----|-----|------|
| V <sub>DD</sub> | Supply voltage                                | 1.7 | 1.8 | 1.9 | V    |
| T <sub>A</sub>  | Ambient temperature (no airflow, no heatsink) | 0   |     | 70  | °C   |

# **TLK1002A DUAL SIGNAL CONDITIONING TRANSCEIVER**

SLLS661-JUNE 2005

#### **DC ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                      | TEST CONDITIONS                                                                     | MIN                  | TYP | MAX  | UNIT |
|----------------------|------------------------------------------------|-------------------------------------------------------------------------------------|----------------------|-----|------|------|
| V <sub>DD</sub>      | Supply voltage                                 |                                                                                     | 1.7                  | 1.8 | 1.9  | V    |
| I <sub>VCC2</sub>    | Current from 1.8 V supply                      | ENA = high, ENB = high,<br>$V_{DD} = V_{DD,max}$ PRBS 1.25 Gbps data on both inputs |                      |     | 158  | mA   |
| V <sub>IL,CMOS</sub> | Low level CMOS input voltage                   | V <sub>DD</sub> = 1.8 V                                                             | -0.2                 |     | 0.6  | V    |
| V <sub>IH,CMOS</sub> | High level CMOS input voltage                  | V <sub>DD</sub> = 1.8 V                                                             | V <sub>DD</sub> -0.6 |     | 2.7  | V    |
| I <sub>L,CMOS</sub>  | Low level CMOS input current                   | $V_{DD} = V_{DD,max}, V_{IL} = 0.0 V$                                               |                      |     | -120 | μA   |
| I <sub>H,CMOS</sub>  | High level CMOS input current                  | $V_{DD} = V_{DD,min}, V_{IH} = 2.7 V$                                               |                      |     | 165  | μA   |
| R <sub>PU</sub>      | Integrated pull-up resistor to $V_{\text{DD}}$ |                                                                                     |                      | 20  |      | kΩ   |

## **AC ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                                            | PARAMETER                           | TEST CONDITIONS                                      | MIN | TYP  | MAX   | UNIT              |
|--------------------------------------------|-------------------------------------|------------------------------------------------------|-----|------|-------|-------------------|
| DATA PA                                    | тнѕ                                 |                                                      |     |      |       |                   |
| Z <sub>D,IN</sub>                          | Differential input impedance        |                                                      |     | 100  |       | Ω                 |
| TJ <sub>IN</sub>                           | Total input jitter                  | BER $\leq 10^{-12}$ , 1.25 Gbps data                 |     |      | 0.606 | UI                |
| DJ <sub>IN</sub>                           | Deterministic input jitter          | BER $\leq 10^{-12}$ , 1.25 Gbps data                 |     |      | 0.373 | UIpp              |
| V <sub>CM,IN</sub>                         | Common-mode input voltage           |                                                      |     | 1200 |       | mV                |
| v <sub>S,IN</sub>                          | Single-ended input voltage swing    |                                                      | 200 | 800  | 1200  | mV <sub>p-p</sub> |
| V <sub>D,IN</sub>                          | Differential input voltage swing    |                                                      | 400 | 1600 | 2400  | mV <sub>p-p</sub> |
| X1 <sub>IN</sub>                           |                                     | BER $\leq 10^{-12}$ , 1.25 Gbps data,                |     |      | 0.303 | UI                |
| Y1 <sub>IN</sub>                           | Input eye mask                      | See Figure 2                                         | 200 |      |       | mV                |
| Y2 <sub>IN</sub>                           |                                     |                                                      |     |      | 1200  | mV                |
| t <sub>R,OUT</sub> ,<br>t <sub>F,OUT</sub> | Output signal rise/fall time        | 20% to 80%                                           |     | 150  | 260   | ps                |
| TJ <sub>OUT</sub>                          | Total output jitter                 | 1.25 Gbps input from 3.3G pattern generator at 0 ppm |     | 0.20 | 0.28  | UI                |
| DJ <sub>OUT</sub>                          | Deterministic output jitter         | 1.25 Gbps input from 3.3G pattern generator at 0 ppm |     |      | 0.1   | UI <sub>pp</sub>  |
| V <sub>CM,OUT</sub>                        | Common-mode output voltage          |                                                      | 800 | 1000 | 1200  | mV                |
| V <sub>S,OUT</sub>                         | Single-ended output voltage swing   |                                                      | 440 | 800  | 1000  | mV <sub>p-p</sub> |
| V <sub>D,OUT</sub>                         | Differential output voltage         |                                                      | 880 | 1600 | 2000  | mV <sub>p-p</sub> |
| X1 <sub>OUT</sub>                          |                                     |                                                      |     |      | 0.12  | UI                |
| X2 <sub>OUT</sub>                          |                                     | 1.25 Gbps input from 3.3G pattern                    |     |      | 0.32  | UI                |
| Y1 <sub>OUT</sub>                          | Output eye mask                     | generator at 0 ppm<br>See Figure 3                   | 440 |      |       | mV                |
| Y2 <sub>OUT</sub>                          |                                     | Ŭ                                                    |     |      | 1000  | mV                |
| t <sub>D</sub>                             | RX to TX latency                    |                                                      |     |      | 25    | ns                |
| t <sub>INI</sub>                           | Lock acquisition from link down     | See <sup>(1)</sup> and <sup>(2)</sup>                |     | 4    |       | μs                |
| t <sub>LCK</sub>                           | Lock recovery on link discontinuity | See <sup>(2)</sup>                                   |     | 1.6  |       | μs                |

Assuming maximum initial CDR phase offset and maximum frequency difference between reference clock and input data.
 The output data may contain bit errors during lock-in time, dependent on the input-data sequence and the input-data jitter. However it is assured, that the output-data does not contain bits with widths deviating significantly from the nominal bit width.

## AC ELECTRICAL CHARACTERISTICS (continued)

over operating free-air temperature range (unless otherwise noted)

|                                              | PARAMETER                                                             | TEST CONDITIONS                                                                           | MIN  | TYP     | MAX  | UNIT              |  |
|----------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|---------|------|-------------------|--|
| REFEREN                                      | CE CLOCK AC SPECIFICATIONS                                            | · · · · · · · · · · · · · · · · · · ·                                                     |      |         |      |                   |  |
| V <sub>IL,RCLK</sub>                         | Reference clock low level voltage                                     | DC coupled                                                                                | -0.3 |         | 0.3  | V                 |  |
| V <sub>IH,RCLK</sub>                         | Reference clock high level voltage                                    | DC coupled                                                                                | 1.5  |         | 2.1  | V                 |  |
| V <sub>RCLK</sub>                            | Reference clock swing                                                 | AC coupled                                                                                | 1.2  |         | 2.4  | V <sub>p-p</sub>  |  |
| V <sub>IH,RCLK</sub>                         | Reference clock input threshold (self biasing)                        | AC coupled                                                                                |      | 0.9     |      | V                 |  |
|                                              | Clock duty cycle                                                      |                                                                                           | 40%  |         | 60%  |                   |  |
| t <sub>R,RCLK</sub> ,<br>t <sub>F,RCLK</sub> | Rise / fall time                                                      | 20% to 80%                                                                                | 300  |         | 1500 | ps                |  |
| f <sub>0,RCLK</sub>                          | Reference clock frequency <sup>(3)</sup>                              |                                                                                           |      | Baud/10 |      |                   |  |
| TJ <sub>RCLK200</sub>                        | Reference clock total jitter <sup>(4)</sup>                           | Up to 10 MHz                                                                              |      |         | 40   | ps <sub>p-p</sub> |  |
| TJ <sub>RCLK</sub>                           |                                                                       |                                                                                           |      | 80      |      | ps <sub>p-p</sub> |  |
| $\Delta f_{RCLK}$                            | Frequency difference between reference clock and incoming data signal | Reference clock and incoming data are off the nominal data rate but in opposite direction | -200 |         | 200  | ppm               |  |

(3)

Reference clock is not locked to the data frequency and may deviate by  $\Delta f_{RCLK}$ . The reference clock may contain jitter, in the order of about 80 ps<sub>p-p</sub>. However, the jitter components below 10 MHz, which is the (4) bandwidth of the clock generation PLL, must not exceed 40 psp-p. Increased reference clock jitter leads to increased output jitter as well as to reduced jitter tolerance.



#### **OPERATIONAL MODES**

## NORMAL OPERATION MODE

In normal operation, the data signal at the RXA+/RXA- pins is applied to an input buffer stage, which drives a signal conditioning PLL. The retimed output signal is connected to the output pins TXB+/TXB- by means of a multiplexer stage and a VML output buffer.

On the other side, the input signal applied to the RXB+/RXB- pins is connected to a signal conditioning PLL by means of an input buffer stage. The retimed output signal of the PLL is connected to the output pins TXA+/TXAusing a multiplexer stage as well as a VML output driver.

## **OPERATIONAL MODES (continued)**



Figure 4. Data Path in Normal Operation Mode

## INTERNAL LOOP-BACK MODE A

In internal loop-back mode A operation, which is activated by pulling the  $\overline{LBA}$  pin to logic low level, the input data signal at the RXA+/RXA- pins is applied to the input buffer driving a signal conditioning PLL. The retimed output signal is connected to the output pins TXB+/TXB- by means of a multiplexer stage and a VML output buffer.

Furthermore, by means of a second multiplexer the same signal is fed to the second VML output buffer, which drives the TXA+/TXA- output.

The signal applied to the *RXB*+/*RXB*– input is not fed to any output in this mode.



Figure 5. Data Path in Internal Loop-Back Mode A

#### INTERNAL LOOP-BACK MODE B

In internal loop-back mode B operation, which is activated by pulling the  $\overline{LBB}$  pin low, the input data signal at the RXB+/RXB- pins is applied to an input buffer driving a signal conditioning PLL. The retimed output signal is connected to the output pins TXA+/TXA- by means of a multiplexer stage and a VML output buffer.

Additionally, by means of a second multiplexer, the same signal is fed to the second VML output buffer, which drives the TXB+/TXB- output



## **OPERATIONAL MODES (continued)**

The signals applied to the RXA+/RXA- input is not fed to any output in this mode.



Figure 6. Data Path in Internal Loop-Back Mode B

#### INTERNAL LOOP-BACK MODES A AND B

If both internal loop-back modes A and B are activated simultaneously, by pulling the  $\overline{LBA}$  and the  $\overline{LBB}$  pins low, the input data signal at RXA+/RXA- is applied to an input buffer driving a signal conditioning PLL. The retimed output signal is fed to the output TXA+/TXA- by means of a multiplexer stage and a VML output buffer.

The signals applied to the RXB+/RXB- input drives an input buffer connected to a signal conditioning PLL. The retimed output signal is connected to the output pins TXB+/TXB- by means of a multiplexer stage and a VML output buffer.



Figure 7. Data Path in Internal Loop-Back Modes A and B



10-Dec-2020

## PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TLK1002ARGET     | ACTIVE        | VQFN         | RGE                | 24   | 250            | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | 0 to 70      | TLK<br>1002A            | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGE0024B**



# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGE0024B**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



 This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGE0024B**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated