

# FEATURES

- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of -55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product-Change Notification
- Qualification Pedigree (1)
- 1.5 A Low Dropout Voltage Regulator
- Available in 2.5 V Fixed Output
- Open Drain Power Good (PG) Status Output
- Ultra Low 75 µA Typical Quiescent Current
- (1) Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

# **DESCRIPTION/ORDERING INFORMATION**

- Fast Transient Response
- 3% Tolerance Over Specified Conditions for Fixed Output Version
- 20 Pin TSSOP (PWP) PowerPAD<sup>™</sup> Package
- Thermal Shutdown Protection



NC - No internal connection

TPS75125-EP is a low-dropout regulator with a power good (PG) function. Quiescent current is 75  $\mu$ A at full load and drops down to 1  $\mu$ A when the device is disabled. TPS75125-EP is designed to have fast transient response for larger load current changes.

Because the PMOS device behaves as a low-value resistor, the dropout voltage is very low and is directly proportional to the output current. Additionally, since the PMOS pass element is a voltage-driven device, the quiescent current is very low and independent of output loading (typically 75  $\mu$ A over the full range of output current, 1 mA to 1.5 A). These two key specifications yield a significant improvement in operating life for battery-powered systems.

The device is enabled when the enable ( $\overline{EN}$ ) input is connected to a low-level voltage. This low dropout (LDO) device also features a sleep mode; applying a TTL high signal to  $\overline{EN}$  shuts down the regulator, reducing the quiescent current to less than 1  $\mu$ A at T<sub>J</sub> = 25°C.

The TPS75125-EP power good (PG) terminal is an active-high, open-drain output that can be used to implement a power-on reset or a low-battery indicator.

The TPS75125-EP is offered in a 2.5 V fixed-voltage version. Output voltage tolerance is specified as a maximum of 3% over line, load, and temperature ranges. The TPS75125-EP is available in a 20-pin TSSOP (PWP) package.

# ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> | ORDERABLE PART NUMBER | TOP-SIDE MARKING |
|----------------|------------------------|-----------------------|------------------|
| –55°C to 125°C | TSSOP – PWP            | TPS75125MPWPREP       | 75125MEP         |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

(2) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PowerPAD is a trademark of Texas Instruments.



<sup>†</sup> See application information section for capacitor selection details.

# Figure 1. Typical Application Configuration (for Fixed-Output Option)



# FUNCTIONAL BLOCK DIAGRAM — ADJUSTABLE VERSION

**External to the Device** 

# FUNCTIONAL BLOCK DIAGRAM — FIXED-VOLTAGE VERSION



# **TERMINAL FUNCTIONS**

| TERMINAL     |                  | 1/0 | DECODIDATION                                                                |
|--------------|------------------|-----|-----------------------------------------------------------------------------|
| NAME         | NO.              | I/O | DESCRIPTION                                                                 |
| EN           | 5                | I   | Enable                                                                      |
| FB/SENSE     | 7                | I   | Feedback input voltage for adjustable device (sense input for fixed option) |
| GND          | 17               |     | Regulator ground                                                            |
| GND/HEATSINK | 1, 10, 11, 20    |     | Ground/heatsink                                                             |
| IN           | 3, 4             | I   | Input voltage                                                               |
| NC           | 2, 12–16, 18, 19 |     | No connection                                                               |
| OUTPUT       | 8, 9             | 0   | Regulated output voltage                                                    |
| PG           | 6                | 0   | Power good                                                                  |

# **TPS75125-EP** FAST TRANSIENT RESPONSE 15-A LOW DROPOUT VOLTAGE REGULATOR WITH POWER GOOD

SGLS330B-MAY 2006-REVISED JUNE 2007

**PG TIMING DIAGRAM** 



- NOTES: A. V<sub>PG</sub> is the minimum input voltage for a valid PG. The symbol V<sub>PG</sub> currently is not listed within EIA or JEDEC standards for semiconductor symbology.
  - B. V<sub>IT</sub> Trip voltage typically is 17% lower than the output voltage (83% V<sub>O</sub>). V<sub>IT</sub>- to V<sub>IT</sub>+ is the hysteresis voltage.

# Absolute Maximum Ratings<sup>(1)</sup>

over operating junction temperature range (unless otherwise noted)

|                  |                                              |                  | MIN      | MAX        | UNIT         |
|------------------|----------------------------------------------|------------------|----------|------------|--------------|
| VI               | Input voltage range <sup>(2)</sup>           |                  | -0.3     | 6          | V            |
|                  | Voltage range at EN                          |                  | -0.3     | 16.5       | V            |
|                  | Maximum PG voltage                           |                  |          | 16.5       | V            |
|                  | Peak output current                          |                  |          | Intern     | ally limited |
|                  | Continuous total power dissipation           |                  | See diss | ipation ra | ting tables  |
| Vo               | Output voltage                               | OUTPUT, FB       |          | 5.5        | V            |
| TJ               | Operating virtual junction temperature range |                  | -55      | 150        | °C           |
| T <sub>stg</sub> | Storage temperature range                    |                  | -65      | 150        | °C           |
|                  | ESD rating                                   | Human-Body Model |          | 2          | kV           |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) All voltage values are with respect to network terminal ground.

#### **DISSIPATION RATING TABLE — FREE-AIR TEMPERATURES**

| PACKAGE            | AIR FLOW<br>(CFM) | T <sub>A</sub> < 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 125°C<br>POWER RATING |
|--------------------|-------------------|---------------------------------------|------------------------------------------------|---------------------------------------|----------------------------------------|
| PWP <sup>(1)</sup> | 0                 | 2.9 W                                 | 23.5 mW/°C                                     | 1.9 W                                 | 0.55 W                                 |
| PVP                | 300               | 4.3 W                                 | 34.6 mW/°C                                     | 2.8 W                                 | 0.84 W                                 |
| PWP <sup>(2)</sup> | 0                 | 3 W                                   | 23.8 mW/°C                                     | 1.9 W                                 | 0.62 W                                 |
| PVVP(-)            | 300               | 7.2 W                                 | 57.9 mW/°C                                     | 4.6 W                                 | 1.41 W                                 |

(1) This parameter is measured with the recommended copper heatsink pattern on a one-layer PCB, 5 in  $\times$  5 in PCB, 1 oz copper, 2-in  $\times$  2-in coverage (4 in<sup>2</sup>).

(2) This parameter is measured with the recommended copper heatsink pattern on an eight-layer PCB, 1.5 in × 2 in PCB, 1 oz copper with layers one, two, four, five, seven, and eight at 5% coverage (0.9 in<sup>2</sup>) and layers three and six at 100% coverage (6 in<sup>2</sup>). For more information, refer to TI technical brief SLMA002.

# **Recommended Operating Conditions**

|                |                               | MIN | MAX | UNIT |
|----------------|-------------------------------|-----|-----|------|
| $V_{I}^{(1)}$  | Input voltage                 | 2.7 | 5.5 | V    |
| Vo             | Output voltage                | 1.5 | 5   | V    |
| Ι <sub>Ο</sub> | Output current                | 0   | 1.5 | А    |
| T <sub>A</sub> | Operating ambient temperature | -55 | 125 | °C   |

(1) To calculate the minimum input voltage for your maximum output current, use the following equation:  $V_1 \min = V_0 \max + V_{DO} \max$  load.



# **Electrical Characteristics**

over recommended operating ambient temperature range ( $T_A = -55^{\circ}C$  to  $125^{\circ}C$ ),  $V_I = V_O$  typ + 1 V,  $I_O = 1$  mA,  $\overline{EN} = 0$  V,  $C_O = 47 \ \mu F$  (unless otherwise noted)

| PARAMETER                         |                                                   | TEST CON                                                                                                                 | DITIONS                                                | MIN       | TYP  | MAX       | UNIT  |
|-----------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------|------|-----------|-------|
|                                   |                                                   | $T_J = 25^{\circ}C$ ,                                                                                                    | $3.5 \text{ V} < \text{V}_{\text{IN}} < 5.5 \text{ V}$ |           | 2.5  |           |       |
| Output voltage <sup>(1)(2)</sup>  | 2.5-V fixed version                               | 3.5 V < V <sub>IN</sub> < 5.5 V                                                                                          |                                                        | 2.45<br>0 |      | 2.57<br>5 | V     |
| <u>.</u>                          |                                                   | $T_J = 25^{\circ}C^{(2)}$                                                                                                |                                                        |           | 75   |           | •     |
| Quiescent current (0              | GND current) <sup>(3)</sup>                       | (2)                                                                                                                      |                                                        |           |      | 125       | μA    |
| Output voltage line               | regulation ( $\Delta V_O/V_O$ ) <sup>(1)(3)</sup> | $V_{O} + 1 V < V_{I} \le 5.5 V,$                                                                                         | $T_J = 25^{\circ}C$                                    |           | 0.01 |           | %/V   |
|                                   |                                                   | $V_0 + 1 V < V_1 < 5.5 V$                                                                                                |                                                        |           |      | 0.14      | 70/ 1 |
| Load regulation <sup>(2)(3)</sup> | )                                                 |                                                                                                                          |                                                        |           | 1    |           | mV    |
| Output noise voltage              | e                                                 | $\begin{array}{l} \text{BW} = 300 \text{ Hz to } 50 \text{ kHz}, \\ \text{C}_{\text{O}} = 100  \mu\text{F}, \end{array}$ | V <sub>O</sub> = 1.5 V,<br>T <sub>J</sub> = 25°C       |           | 60   |           | μVrms |
| Output current limit              |                                                   | $V_0 = 0 V$                                                                                                              |                                                        |           | 3.3  | 4.5       | А     |
| Thermal-shutdown j                | unction temperature                               |                                                                                                                          |                                                        |           | 150  |           | °C    |
| Otan dhu aunant                   |                                                   |                                                                                                                          | $T_J = 25^{\circ}C$                                    |           | 1    |           | ۵     |
| Standby current                   |                                                   | $\overline{EN} = V_{I}$                                                                                                  |                                                        |           |      | 10        | μA    |
| FB input current                  |                                                   | FB = 1.5 V                                                                                                               |                                                        | -1        |      | 1         | μA    |
| High-level enable in              | put voltage                                       |                                                                                                                          |                                                        | 2         |      |           | V     |
| Low-level enable in               | put voltage                                       |                                                                                                                          |                                                        |           |      | 0.7       | V     |
| Power-supply ripple               | rejection <sup>(3)</sup>                          | f = 100 Hz,<br>$T_J = 25^{\circ}C,$                                                                                      | $C_{O} = 100 \ \mu F,$<br>$I_{O} = 1.5 \ A^{(1)}$      |           | 63   |           | dB    |
|                                   | Minimum input voltage for valid PG                | I <sub>O(PG)</sub> = 300 μA,                                                                                             | $V_{(PG)} \le 0.8 \ V$                                 |           | 1    | 1.3       | V     |
|                                   | Trip threshold voltage                            | V <sub>O</sub> decreasing                                                                                                |                                                        | 80        |      | 86        | %Vo   |
| PG                                | Hysteresis voltage                                | Measured at V <sub>O</sub>                                                                                               |                                                        |           | 0.5  |           | %Vo   |
|                                   | Output low voltage                                | V <sub>I</sub> = 2.7 V,                                                                                                  | $I_{O(PG)} = 1 \text{ mA}$                             |           | 0.15 | 0.4       | V     |
|                                   | Leakage current                                   | V <sub>(PG)</sub> = 5.5 V                                                                                                |                                                        |           |      | 1         | μA    |
| Input current (EN)                |                                                   | $\overline{EN} = V_{I}$                                                                                                  |                                                        | -1        |      | 1         | μA    |
|                                   |                                                   | $\overline{EN} = 0 \ V$                                                                                                  |                                                        | -1        | 0    | 1         | μA    |
| High-level EN input voltage       |                                                   |                                                                                                                          |                                                        | 2         |      |           | V     |
| Low-level EN input                | voltage                                           |                                                                                                                          |                                                        |           |      | 0.7       | V     |
| Dropout voltage (3.3              | $2 \sqrt{(\alpha + 1)}^{(4)}$                     | $I_0 = 1.5 \text{ A}, V_1 = 3.2 \text{ V},$                                                                              | $T_J = 25^{\circ}C$                                    |           | 160  |           | mV    |
| Diopout voltage (3.3              |                                                   | I <sub>O</sub> = 1.5 A,                                                                                                  | V <sub>I</sub> = 3.2 V                                 |           |      | 400       | IIIV  |

(1) Minimum IN operating voltage is 2.7 V or V<sub>O</sub> typ + 1 V, whichever is greater. Maximum IN voltage 5.5 V.

(2)  $I_0 = 1 \text{ mA to } 1.5 \text{ A}$ (3) If  $V_0 \le 1.8 \text{ V}$ ,  $V_1 \text{ min} = 2.7 \text{ V}$ ,  $V_1 \text{ max} = 5.5 \text{ V}$ :

$$\frac{V_{O} \leq 1.5 \text{ V}, \text{ V}_{I} \text{ min} = 2.7 \text{ V}, \text{ V}_{I} \text{ max} = 3.5 \text{ V}. }{V_{O} \left( \frac{V_{I} \max - 2.7 \text{ V}}{100} \times 1000 \right) } \times 1000$$
  
If V<sub>O</sub> ≥ 2.5 V, V<sub>I</sub> min = V<sub>O</sub> + 1 V, V<sub>I</sub> max = 5.5 V:  
Line regulation (mV) = (%/V) ×  $\frac{V_{O} \left[ V_{I} \max - \left( V_{O} + 1 \text{ V} \right) \right]}{100} \times 1000$ 

(4) IN voltage equals  $V_0$  typ – 100 mV; dropout voltage limited by input voltage range limitations.

# **TYPICAL CHARACTERISTICS**









GND









(1) Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>O</sub>.

Figure 5.

vs **OUTPUT CURRENT** 

TEXAS INSTRUMENTS

www.ti.com



(1) Equivalent series resistance (ESR) refers to the total series resistance, including the ESR of the capacitor, any series resistance added externally, and PWB trace resistance to C<sub>O</sub>.

Figure 6.

# **APPLICATION INFORMATION**

The TPS75125-EP is a fixed-output voltage regulator (2.5 V).

# Minimum Load Requirements

The TPS75125-EP is stable, even at no load; no minimum load is required for operation.

#### **Pin Functions**

#### Enable (EN)

The EN terminal is an input that enables or shuts down the device. If EN is a logic high, the device is in shutdown mode. When EN goes to logic low, the device is enabled.

#### Power Good (PG)

The PG terminal is an open-drain, active-high output that indicates the status of  $V_O$  (output of the LDO). When  $V_O$  reaches 83% of the regulated voltage, PG goes to a high-impedance state. PG goes to a low-impedance state when  $V_O$  falls below 83% (i.e., overload condition) of the regulated voltage. The open-drain output of PG requires a pullup resistor.

#### Sense (SENSE)

The SENSE terminal of the fixed-output option must be connected to the regulator output, and the connection should be as short as possible. Internally, SENSE connects to a high-impedance, wide-bandwidth amplifier through a resistor-divider network, and noise pickup feeds through to the regulator output. It is essential to route the SENSE connection in such a way to minimize/avoid noise pickup. Adding RC networks between SENSE and  $V_0$  to filter noise is not recommended because it may cause the regulator to oscillate.

#### Feedback (FB)

FB is an input terminal used for the adjustable-output option and must be connected to an external feedback resistor divider. The FB connection should be as short as possible. It is essential to route it in such a way to minimize/avoid noise pickup. Adding RC networks between FB and  $V_0$  to filter noise is not recommended because it may cause the regulator to oscillate.

#### GND/HEATSINK

All GND/HEATSINK terminals are connected directly to the mount pad for thermal-enhanced operation. These terminals could be connected to GND or left floating.

#### Input Capacitor

For a typical application, an input bypass capacitor  $(0.22 \ \mu\text{F} - 1 \ \mu\text{F})$  is recommended for device stability. This capacitor should be as close to the input pins as possible. For fast transient condition, where droop at the input of the LDO may occur due to high in-rush current, it is recommended to place a larger capacitor at the input as well. The size of this capacitor is dependent on the output current and response time of the main power supply as well as the distance to the load (LDO).

#### **Output Capacitor**

As with most LDO regulators, the TPS75125-EP requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance value is 47  $\mu$ F, and the equivalent series resistance (ESR) must be between 100 m $\Omega$  and 10  $\Omega$ . Solid tantalum electrolytic, aluminum electrolytic, and multilayer ceramic capacitors are all suitable, provided they meet the requirements described in this section. Larger capacitors provide a wider range of stability and better load transient response.

This information, along with the ESR graphs, is included to assist in selection of suitable capacitance for the user's application. When necessary to achieve low height requirements, along with high output current and/or high load capacitance, several higher ESR capacitors can be used in parallel to meet these guidelines.



# **APPLICATION INFORMATION (continued)**

#### **ESR and Transient Response**

LDOs typically require an external output capacitor for stability. In fast transient-response applications, capacitors are used to support the load current while the LDO amplifier is responding. In most applications, one capacitor is used to support both functions.

Besides its capacitance, every capacitor also contains parasitic impedances. These parasitic impedances are resistive as well as inductive. The resistive impedance is called equivalent series resistance (ESR), and the inductive impedance is called equivalent series inductance (ESL). The equivalent schematic diagram of any capacitor can, therefore, be drawn as shown in Figure 7.



Figure 7. ESR and ESL

In most cases, the effect of inductive impedance ESL can be neglected. Therefore, the following application focuses mainly on the parasitic-resistance ESR.

Figure 8 shows the output capacitor and its parasitic impedances in a typical LDO output stage.



Figure 8. LDO Output Stage With Parasitic Resistances ESR and ESL

# **APPLICATION INFORMATION (continued)**

In steady state (dc state condition), the load current is supplied by the LDO (solid arrow) and the voltage across the capacitor is the same as the output voltage  $[V(C_0) = V_0]$ . This means no current is flowing into the  $C_0$  branch. If  $I_0$  suddenly increases (transient condition), the following occurs:

- The LDO is not able to supply the sudden current need due to its response time (t<sub>1</sub> in Figure 9). Therefore, capacitor C<sub>0</sub> provides the current for the new load condition (dashed arrow). C<sub>0</sub> now acts like a battery with an internal resistance, ESR. Depending on the current demand at the output, a voltage drop occurs at R<sub>ESR</sub>. This voltage is shown as V<sub>ESR</sub> in Figure 8.
- When  $C_0$  is conducting current to the load, initial voltage at the load is  $V_0 = V(C_0) V_{ESR}$ . Due to the discharge of  $C_0$ , the output voltage  $V_0$  drops continuously until the response time  $t_1$  of the LDO is reached and the LDO resumes supplying the load. From this point, the output voltage starts rising again until it reaches the regulated voltage. This period is shown as  $t_2$  in Figure 9.

Figure 9 also shows the impact of different ESRs on the output voltage. The left brackets show different levels of ESRs, where number 1 displays the lowest and number 3 displays the highest ESR.

From the previous description, these conclusions can be drawn:

- The higher the ESR, the larger the droop at the beginning of load transient.
- The smaller the output capacitor, the faster the discharge time and the bigger the voltage droop during the LDO response period.

#### Conclusion

To minimize the transient output droop, capacitors must have a low ESR and be large enough to support the minimum output-voltage requirement.



Figure 9. Correlation of Different ESRs and Their Influence to Regulation of V<sub>o</sub> at a Load Step From Low-to-High Output Current



# **APPLICATION INFORMATION (continued)**

# **Regulator Protection**

The TPS75125-EP PMOS-pass transistor has a built-in back diode that conducts reverse currents when the input voltage drops below the output voltage (e.g., during power down). Current is conducted from the output to the input and is not internally limited. When extended reverse voltage is anticipated, external limiting may be appropriate.

The TPS75125-EP also features internal current limiting and thermal protection. During normal operation, the device limits output current to approximately 3.3 A. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care should be taken not to exceed the power-dissipation ratings of the package. If the temperature of the device exceeds 150°C (typ), thermal-protection circuitry shuts it down. Once the device has cooled below 130°C (typ), regulator operation resumes.

# **Power Dissipation and Junction Temperature**

Specified regulator operation is assured to a junction temperature of 125°C; the maximum junction temperature should be restricted to 125°C under normal operating conditions. This restriction limits the power-dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation,  $P_{D(max)}$ , and the actual dissipation,  $P_D$ , which must be less than or equal to  $P_{D(max)}$ .

The maximum power-dissipation limit is determined using the following equation:

$$P_{D(max)} = \frac{T_{J} \max - T_{A}}{R_{\theta JA}}$$
(1)

Where:

T<sub>J</sub> max = Maximum allowable junction temperature

 $R_{\theta JA}$  = Thermal resistance junction-to-ambient for the package, i.e., 34.6°C/W for the 20-terminal PWP with no airflow (see Table 1)

T<sub>A</sub> = Ambient temperature

The regulator dissipation is calculated using:

$$\mathsf{P}_{\mathsf{D}} = \left(\mathsf{V}_{\mathsf{I}} - \mathsf{V}_{\mathsf{O}}\right) \times \mathsf{I}_{\mathsf{O}} \tag{2}$$

Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit.

# THERMAL INFORMATION

# Thermally-Enhanced TSSOP-20 (PWP – PowerPad<sup>™</sup> Package)

The thermally-enhanced PWP package is based on the 20-pin TSSOP, but includes a thermal pad (see Figure 10c) to provide an effective thermal contact between the IC and the printed wiring board (PWB).

Traditionally, surface mount and power have been mutually-exclusive terms. A variety of scaled-down TO220-type packages have leads formed as gull wings to make them applicable for surface-mount applications. These packages, however, suffer from several shortcomings – they do not address the very low profile requirements (< 2 mm) of many of today's advanced systems, and they do not offer a pin count high enough to accommodate increasing integration. On the other hand, traditional low-power surface-mount packages require power-dissipation derating that severely limits the usable range of many high-performance analog circuits.

The PWP package (thermally-enhanced TSSOP) combines fine-pitch surface-mount technology with thermal performance comparable to much larger power packages.

The PWP package is designed to optimize the heat transfer to the PWB. Because of the very small size and limited mass of a TSSOP package, thermal enhancement is achieved by improving the thermal-conduction paths that remove heat from the component. The thermal pad is formed using a lead-frame design (patent pending) and manufacturing technique to provide the user with direct connection to the heat-generating IC. When this pad is soldered or otherwise coupled to an external heat dissipator, high power dissipation in the ultra-thin, fine-pitch, surface-mount package can be reliably achieved.



Bottom View (c)

Figure 10. Views of Thermally-Enhanced PWP Package

Because the conduction path has been enhanced, power-dissipation capability is determined by the thermal considerations in the PWB design. For example, simply adding a localized copper plane (heatsink surface) that is coupled to the thermal pad, enables the PWP package to dissipate 2.5 W in free air (reference Figure 12a, 8 cm<sup>2</sup> of copper heatsink and natural convection). Increasing the heatsink size increases the power-dissipation range for the component. The power-dissipation limit can be further improved by adding airflow to a PWB/IC assembly (see Figure 11 and Figure 12). The line drawn at 0.3 cm<sup>2</sup> in Figure 11 and Figure 12 indicates performance at the minimum recommended heatsink size shown in Figure 14.

The thermal pad is directly connected to the substrate of the IC, which for the TPS75125PWP is a secondary electrical connection to device ground. The heatsink surface that is added to the PWP can be a ground plane or be left electrically isolated. In TO220-type surface-mount packages, the thermal connection also is the primary electrical connection for a given terminal, which is not always ground. The PWP package provides up to 16 independent leads that can be used as inputs and outputs (Note: leads 1, 10, 11, and 20 are connected internally to the thermal pad and the IC substrate).



# **THERMAL INFORMATION (continued)**



Figure 11.

14

# TPS75125-EP FAST TRANSIENT RESPONSE 15-A LOW DROPOUT VOLTAGE REGULATOR WITH POWER GOOD

SGLS330B-MAY 2006-REVISED JUNE 2007





# **THERMAL INFORMATION (continued)**

Figure 12. PWP Package Power Ratings at Ambient Temperatures of 25°C, 55°C, and 105°C

Figure 13 is an example of a thermally-enhanced PWB layout for use with the PWP package. This board configuration was used in the thermal experiments that generated the power ratings shown in Figure 11 and Figure 12. As previously discussed, copper has been added on the PWB to conduct heat away from the device.  $R_{BJA}$  for this assembly is shown in Figure 11 as a function of heatsink area. A family of curves is included to show the effect of airflow introduced into the system.

**THERMAL INFORMATION (continued)** 



| Board thickness       | 62 mils               |
|-----------------------|-----------------------|
| Board size            | 3.2 in × 3.2 in       |
| Board material        | FR4                   |
| Copper trace/heatsink | 1 oz                  |
| Exposed pad mounting  | 63/67 tin/lead solder |

Figure 13. PWB Layout (Including Copper Heatsink Area) for Thermally-Enhanced PWP Package

From Figure 11,  $R_{\theta JA}$  for a PWB assembly can be determined and used to calculate the maximum power-dissipation limit for the component/PWB assembly, with the equation:

$$P_{D(max)} = \frac{T_{J} max - T_{A}}{R_{\theta JA(system)}}$$
(3)

Where:

 $T_J$  max = Maximum specified junction temperature (150°C absolute maximum limit, 125°C recommended operating limit)

 $T_A$  = Ambient temperature

For the case where  $T_A = 55^{\circ}C$ , airflow = 200 ft/min, copper heatsink area = 4 cm<sup>2</sup>, the maximum power-dissipation limit can be calculated. First, from Figure 11, the system  $R_{\theta JA}$  is 50°C/W, therefore, the maximum power dissipation limit is:

$$P_{D(max)} = \frac{T_{J} \max - T_{A}}{R_{\theta JA(system)}} = \frac{125^{\circ}C - 55^{\circ}C}{50^{\circ}C/W} = 1.4 W$$
(4)

If the system implements a TPS75133QPWP regulator, where  $V_1 = 5$  V and  $I_0 = 800$  mA, the internal power dissipation is:

$$P_{D(\text{total})} = (V_{I} - V_{O}) \times I_{O} = (5 - 3.3) \times 0.8 = 1.36 \text{ W}$$
(5)

Comparing  $P_{D(total)}$  with  $P_{D(max)}$  reveals that the power dissipation in this example does not exceed the calculated limit. When it does, one of two corrective actions should be made – raising the power-dissipation limit by increasing the airflow or the heatsink area, or lowering the internal power dissipation of the regulator by reducing the input voltage or the load current. In either case, the previous calculations should be repeated with the new system parameters.

# **THERMAL INFORMATION (continued)**

#### **Mounting Information**

The primary requirement is to complete the thermal contact between the thermal pad and the PWB metal. The thermal pad is a solderable surface and is fully intended to be soldered at the time the component is mounted. Although voiding in the thermal-pad solder connection is not desirable, up to 50% voiding is acceptable. The data included in Figure 11 and Figure 12 is for soldered connections with voiding between 20% and 50%. The thermal analysis shows no significant difference resulting from the variation in voiding percentage.

Figure 14 shows the solder-mask land pattern for the PWP package. The minimum recommended heatsink area also is shown. This is simply a copper plane under the body extent of the package, including metal routed under terminals 1, 10, 11, and 20.



Figure 14. PWP Package Land Pattern



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| TPS75125MPWPREP  | ACTIVE        | HTSSOP       | PWP                | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -55 to 125   | 75125MEP                | Samples |
| V62/03636-14XE   | ACTIVE        | HTSSOP       | PWP                | 20   | 2000           | RoHS & Green    | NIPDAU                               | Level-2-260C-1 YEAR  | -55 to 125   | 75125MEP                | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# PACKAGE OPTION ADDENDUM

10-Dec-2020

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

# **TAPE AND REEL INFORMATION**





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS75125MPWPREP             | HTSSOP          | PWP                | 20 | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

12-Feb-2019



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS75125MPWPREP | HTSSOP       | PWP             | 20   | 2000 | 350.0       | 350.0      | 43.0        |

PWP (R-PDSO-G20)

PowerPAD<sup>™</sup> PLASTIC SMALL OUTLINE



All linear dimensions are in millimeters. NOTES: Α.

- Β. This drawing is subject to change without notice.
- Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D.
- Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. E. Falls within JEDEC MO-153

PowerPAD is a trademark of Texas Instruments.



# PWP (R-PDSO-G20) PowerPAD<sup>™</sup> SMALL PLASTIC OUTLINE

#### THERMAL INFORMATION

This PowerPAD<sup>™</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



PowerPAD is a trademark of Texas Instruments





NOTES:

A.

- All linear dimensions are in millimeters. This drawing is subject to change without notice. Β.
- Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. C.
- This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad D. Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <http://www.ti.com>. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.
- F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated