



Sample &

Buy







SCAS945A – JUNE 2015 – REVISED SEPTEMBER 2015

# CDCEL824 Programmable 2-PLL Clock Synthesizer

# 1 Features

- Flexible Clock Driver
  - Three User-Definable Control Inputs [S0/S1/S2]: for example, Frequency Switching, Output Enable, or Power Down
  - Enables 0-PPM Clock Generation
  - In-System Programmability and EEPROM
  - Serial Programmable Volatile Register
  - Nonvolatile EEPROM to Store Customer Settings
- Flexible Input Clocking Concept
  - External Crystal: 20 MHz to 30 MHz
  - Single-Ended LVCMOS up to 130 MHz
- Selectable Output Frequency up to 201 MHz
- Low-Noise PLL Core
  - PLL Loop Filter Components Integrated
  - Low Period Jitter (Typical 80 ps)
- 1.8-V Device Power Supply
- Temperature Range -40°C to 85°C
- Packaged in TSSOP

# 2 Applications

Laser Distance Measurement Applications

# 3 Description

The CDCEL824 is a modular PLL-based low-cost, high-performance, programmable clock synthesizer, multiplier, and divider. It generates up to four output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 201 MHz, using up to two independent configurable PLLs.

The CDCEL824 has a separate output supply pins,  $V_{\text{DDOUT}},$  which are 1.8 V.

The input accepts an external crystal or LVCMOS clock signal. In case of a crystal input, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 pF to 20 pF.

### **Device Information**<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |  |
|-------------|------------|-------------------|--|--|--|
| CDCEL824    | TSSOP (16) | 5.00 mm x 4.40 mm |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



**Typical Schematic** 

2

# **Table of Contents**

| 1 | Feat | ures 1                             |
|---|------|------------------------------------|
| 2 | Арр  | lications 1                        |
| 3 | Des  | cription 1                         |
| 4 | Rev  | ision History 2                    |
| 5 | Des  | cription (continued) 2             |
| 6 | Pin  | Configuration and Functions 3      |
| 7 | Spe  | cifications4                       |
|   | 7.1  | Absolute Maximum Ratings 4         |
|   | 7.2  | ESD Ratings 4                      |
|   | 7.3  | Recommended Operating Conditions 4 |
|   | 7.4  | Thermal Information 5              |
|   | 7.5  | Electrical Characteristics 6       |
|   | 7.6  | CLK_IN Timing Requirements7        |
|   | 7.7  | SDA/SCL Timing Requirements7       |
|   | 7.8  | EEPROM Specification7              |
|   | 7.9  | Typical Characteristics 7          |
| 8 | Para | ameter Measurement Information     |
| 9 | Deta | ailed Description                  |
|   | 9.1  | Overview                           |

|    | 9.2  | Functional Block Diagram          | 9  |
|----|------|-----------------------------------|----|
|    | 9.3  | Feature Description               | 10 |
|    | 9.4  | Device Functional Modes           | 12 |
|    | 9.5  | Programming                       | 13 |
|    | 9.6  | Register Maps                     | 15 |
| 10 | Арр  | lication and Implementation       |    |
|    | 10.1 | Application Information           | 22 |
|    | 10.2 | Typical Application               | 22 |
| 11 | Pow  | ver Supply Recommendations        | 24 |
| 12 | Lay  | out                               | 24 |
|    | 12.1 |                                   |    |
|    | 12.2 | Layout Example                    | 25 |
| 13 | Dev  | ice and Documentation Support     | 26 |
|    | 13.1 |                                   |    |
|    | 13.2 | Community Resources               | 26 |
|    | 13.3 | Trademarks                        | 26 |
|    | 13.4 | Electrostatic Discharge Caution   | 26 |
|    | 13.5 | Glossary                          | 26 |
| 14 | Mec  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 26 |
|    |      |                                   |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Original (June 2015) to Revision A                                    | Page |
|---|-----------------------------------------------------------------------------------|------|
| • | Changed custom to catalog data sheet                                              | 1    |
| • | Changed order of pin function rows to be by number per format rules               | 3    |
| • | Changed Thermal Information table format; move EEPROM Spec table per format rules | 5    |

# 5 Description (continued)

The deep M/N divider ratio allows the generation of zero-ppm audio/video, networking (WLAN, Bluetooth, Ethernet, GPS) or interface (USB, IEEE1394, memory stick) clocks from a 27-MHz reference input frequency, for example.

Based on the PLL frequency and the divider settings, the internal loop filter components are automatically adjusted to achieve high stability and optimized jitter transfer characteristic of each PLL.

The device supports nonvolatile EEPROM programming for easy customization of the device in the application. It is preset to a factory default configuration and can be reprogrammed to a different application configuration before it goes onto the PCB or reprogrammed by in-system programming. All device settings are programmable through the SDA/SCL bus, a 2-wire serial interface.

Three free programmable control inputs, S0, S1, and S2, can be used to select different frequencies, or other control features like outputs disable to low, outputs in high-impedance state, power down, PLL bypass, and so forth.

The CDCx824 operates in a 1.8-V environment in a temperature range of -40°C to 85°C.



www.ti.com



# 6 Pin Configuration and Functions



### **Pin Functions**

| PIN    |                    | I/O      | DESCRIPTION                                                                                                                                                       |  |  |
|--------|--------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NUMBER | NAME               | 1/0      | DESCRIPTION                                                                                                                                                       |  |  |
| 1      | Xin/CLK            | I        | Crystal oscillator input or LVCMOS clock Input (selectable via SDA/SCL bus).                                                                                      |  |  |
| 2      | S0                 | I        | User-programmable control input S0; LVCMOS inputs; internal pullup.                                                                                               |  |  |
| 3      | V <sub>DD</sub>    | Power    | 1.8-V power supply for the device                                                                                                                                 |  |  |
| 4      | V <sub>Ctrl</sub>  | I        | VCXO control voltage (leave open or pull up when not used).                                                                                                       |  |  |
| 5, 12  | GND                | Ground   | Ground                                                                                                                                                            |  |  |
| 6, 9   | V <sub>DDOUT</sub> | Power    | 1.8-V supply for all outputs                                                                                                                                      |  |  |
| 7      | Y3                 | 0        | LVCMOS outputs                                                                                                                                                    |  |  |
| 8      | Y4                 | 0        | LVCMOS outputs                                                                                                                                                    |  |  |
| 10     | Y2                 | 0        | LVCMOS outputs                                                                                                                                                    |  |  |
| 11     | Y1                 | 0        | LVCMOS outputs                                                                                                                                                    |  |  |
| 13     | DNC                | 0        | Reserved pin, do not connect                                                                                                                                      |  |  |
| 14     | SCL/S2             | I        | SCL: Serial clock input (default configuration), LVCMOS; internal pullup.<br>S2: User-programmable control input; LVCMOS inputs; internal pullup.                 |  |  |
| 15     | SDA/S1             | I/O or I | SDA: Bidirectional serial data input/output (default configuration), LVCMOS; internal pullup S1: User-programmable control input; LVCMOS inputs; internal pullup. |  |  |
| 16     | Xout               | 0        | Crystal oscillator output (leave open or pull up when not used).                                                                                                  |  |  |

# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                              | MIN  | MAX                   | UNIT |
|------------------|----------------------------------------------|------|-----------------------|------|
| $V_{DD}$         | Supply voltage range                         | -0.5 | 2.5                   | V    |
| VI               | Input voltage range <sup>(2)</sup> (3)       | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| Vo               | Output voltage range <sup>(2)</sup>          | -0.5 | V <sub>DD</sub> + 0.5 | V    |
| l <sub>l</sub>   | Input current ( $V_I < 0$ , $V_I > V_{DD}$ ) |      | 20                    | mA   |
| lo               | Continuous output current                    |      | 50                    | mA   |
| TJ               | Maximum junction temperature                 |      | 125                   | °C   |
| T <sub>stg</sub> | Storage temperature range                    | -65  | 150                   | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

(3) SDA and SCL can go up to 3.6V as stated in the Recommended Operating Conditions table.

## 7.2 ESD Ratings

|                    |                         |                                                                                   | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>       | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all $pins^{(2)}$ | ±1500 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 7.3 Recommended Operating Conditions

|                                  |                                                                          | MIN                 | NOM          | MAX                 | UNIT |
|----------------------------------|--------------------------------------------------------------------------|---------------------|--------------|---------------------|------|
| V <sub>DD</sub>                  | Device supply voltage                                                    | 1.7                 | 1.8          | 1.9                 | V    |
| V <sub>DDOUT</sub>               | Output Yx supply voltage for CDCEL824                                    | 1.7                 |              | 1.9                 | V    |
| V <sub>IL</sub>                  | Low-level input voltage LVCMOS                                           |                     |              | 0.3 V <sub>DD</sub> | V    |
| VIH                              | High-level input voltage LVCMOS                                          | 0.7 V <sub>DD</sub> |              |                     | V    |
| V <sub>I(thresh)</sub>           | Input voltage threshold LVCMOS                                           |                     | $0.5 V_{DD}$ |                     | V    |
| V <sub>I(S)</sub>                | Input voltage range S0                                                   | 0                   |              | 1.9                 | V    |
|                                  | Input voltage range S1, S2, SDA, SCL; $V_{(lthresh)} = 0.5 V_{DD}$       | 0                   |              | 3.6                 | v    |
| V <sub>I(CLK)</sub>              | Input voltage range CLK                                                  | 0                   |              | 1.9                 | V    |
| I <sub>OH</sub> /I <sub>OL</sub> | Output current ( $V_{DDOUT} = 1.8 V$ )                                   |                     |              | ±8                  | mA   |
| CL                               | Output load LVCMOS                                                       |                     |              | 15                  | pF   |
| T <sub>A</sub>                   | Operating free-air temperature                                           | -40                 |              | 85                  | °C   |
| RECOMM                           | IENDED CRYSTAL/VCXO SPECIFICATIONS <sup>(1)</sup>                        |                     |              |                     |      |
| f <sub>Xtal</sub>                | Crystal input frequency range (fundamental mode)                         | 10                  |              | 30                  | MHz  |
| ESR                              | Effective series resistance                                              |                     |              | 100                 | Ω    |
| f <sub>PR</sub>                  | Pulling range (0 V $\leq$ V <sub>Ctrl</sub> $\leq$ 1.8 V) <sup>(2)</sup> | ±120                | ±150         |                     | ppm  |
| V <sub>Ctrl</sub>                | Frequency control voltage                                                | 0                   |              | $V_{DD}$            | V    |
| C <sub>0</sub> /C <sub>1</sub>   | Pullability ratio                                                        |                     |              | 220                 |      |
| CL                               | On-chip load capacitance at Xin and Xout                                 | 0                   |              | 20                  | pF   |

(1) For more information about VCXO configuration, and crystal recommendation, see application report (SCAA085).

(2) Pulling range depends on crystal-type, on-chip crystal load capacitance and PCB stray capacitance; pulling range of min ±120 ppm applies for crystal listed in the application report (SCAA085).



# 7.4 Thermal Information

|                       |                                              |                  | CDCEL824   |      |
|-----------------------|----------------------------------------------|------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)(2)</sup>             | AIRFLOW<br>(Ifm) | PW (TSSOP) | UNIT |
|                       |                                              | ()               | 30 PINS    |      |
|                       |                                              | 0                | 101        | °C/W |
|                       |                                              | 150              | 85         | °C/W |
| $R_{\thetaJA}$        | Junction-to-ambient thermal resistance       | 200              | 84         | °C/W |
|                       |                                              | 250              | 82         | °C/W |
|                       |                                              | 500              | 74         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    |                  | 42         | °C/W |
| $R_{	extsf{	heta}JB}$ | Junction-to-board thermal resistance         |                  | 58         | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter |                  | 64         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance |                  | 1.0        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

(2) The package thermal impedance is calculated in accordance with JESD 51 and JEDEC2S2P (high-k board).

**ISTRUMENTS** 

ÈXAS

#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                                     |                                                                           | TEST CONDI                                                 | TIONS                      | MIN                 | TYP <sup>(1)</sup> | MAX                 | UNIT |  |
|-------------------------------------|---------------------------------------------------------------------------|------------------------------------------------------------|----------------------------|---------------------|--------------------|---------------------|------|--|
| OVERAL                              | L PARAMETER                                                               | J                                                          |                            |                     |                    |                     |      |  |
|                                     |                                                                           | All outputs off, f <sub>CLK</sub> = 27 MHz,                | All PLLS on                |                     | 20                 |                     |      |  |
| DD                                  | Supply current (see Figure 1)                                             | $f_{VCO} = 135 \text{ MHz}; f_{OUT} = 27 \text{ MHz}$      | Per PLL                    |                     | 9                  |                     | mA   |  |
| DDOUT                               | Supply current (see Figure 2)                                             | No load, all outputs on,<br>f <sub>OUT</sub> = 27 MHz      | V <sub>DDOUT</sub> = 1.8 V |                     | 1                  |                     | mA   |  |
| DDPD                                | Power-down current. Every circuit<br>powered down except SDA/SCL          | f <sub>IN</sub> = 0 MHz,                                   | V <sub>DD</sub> = 1.9 V    |                     | 30                 |                     | μA   |  |
| V <sub>PUC</sub>                    | Supply voltage V <sub>DD</sub> threshold for power-<br>up control circuit |                                                            |                            | 0.85                |                    | 1.45                | V    |  |
| f <sub>VCO</sub>                    | VCO frequency range of PLL                                                |                                                            |                            | 80                  |                    | 201                 | MHz  |  |
| f <sub>out</sub>                    | LVCMOS output frequency                                                   | V <sub>DDOUT</sub> = 1.8 V                                 |                            | 201                 |                    |                     | MHz  |  |
| LVCMOS                              | S PARAMETER                                                               |                                                            |                            |                     |                    |                     |      |  |
| V <sub>IK</sub>                     | LVCMOS input voltage                                                      | V <sub>DD</sub> = 1.7 V; I <sub>S</sub> = -18 mA           |                            |                     |                    | -1.2                | V    |  |
| l <sub>l</sub>                      | LVCMOS input current                                                      | $V_I = 0 V \text{ or } V_{DD}; V_{DD} = 1.9 V$             |                            |                     |                    | ±5                  | μA   |  |
| I <sub>IH</sub>                     | LVCMOS input current for S0/S1/S2                                         | $V_{I} = V_{DD}; V_{DD} = 1.9 V$                           |                            |                     |                    | 5                   | μA   |  |
| IIL                                 | LVCMOS Input current for S0/S1/S2                                         | V <sub>I</sub> = 0 V; V <sub>DD</sub> = 1.9 V              |                            |                     |                    | -4                  | μA   |  |
|                                     | Input capacitance at Xin/Clk                                              | $V_{ICIk} = 0 V \text{ or } V_{DD}$                        |                            |                     | 6                  |                     |      |  |
| Cı                                  | Input capacitance at Xout                                                 | V <sub>IXout</sub> = 0 V or V <sub>DD</sub>                |                            |                     | 2                  |                     | pF   |  |
|                                     | Input capacitance at S0/S1/S2                                             | $V_{IS} = 0 V \text{ or } V_{DD}$                          |                            |                     | 3                  |                     |      |  |
| LVCMOS                              | S PARAMETER for V <sub>DDOUT</sub> = 1.8 V – MODE                         |                                                            |                            |                     |                    |                     |      |  |
|                                     |                                                                           | $V_{DDOUT} = 1.7 \text{ V}, I_{OH} = -0.1 \text{ mA}$      |                            | 1.6                 |                    |                     |      |  |
| V <sub>он</sub>                     | LVCMOS high-level output voltage                                          | V <sub>DDOUT</sub> = 1.7 V, I <sub>OH</sub> = -4 mA        |                            | 1.4                 |                    |                     | V    |  |
|                                     |                                                                           | V <sub>DDOUT</sub> = 1.7 V, I <sub>OH</sub> = -8 mA        |                            | 1.1                 |                    |                     | -    |  |
|                                     |                                                                           | V <sub>DDOUT</sub> = 1.7 V, I <sub>OL</sub> = 0.1 mA       |                            |                     |                    | 0.1                 |      |  |
| V <sub>OL</sub>                     | LVCMOS low-level output voltage                                           | V <sub>DDOUT</sub> = 1.7 V, I <sub>OL</sub> = 4 mA         |                            |                     |                    | 0.3                 | V    |  |
|                                     |                                                                           | V <sub>DDOUT</sub> = 1.7 V, I <sub>OL</sub> = 8 mA         |                            |                     |                    | 0.6                 |      |  |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay                                                         | All PLL bypass                                             |                            |                     | 2.6                |                     | ns   |  |
| t <sub>r</sub> /t <sub>f</sub>      | Rise and fall time                                                        | V <sub>DDOUT</sub> = 1.8 V (20%-80%)                       |                            |                     | 0.7                |                     | ns   |  |
|                                     | <b>2 b c c c c c c c c c c</b>                                            | 1 PLL switching, Y1-to-Y2                                  |                            |                     | 80                 | 110                 |      |  |
| tjit(cc)                            | Cycle-to-cycle jitter (2) (3)                                             | 2 PLL switching, Y1-to-Y4                                  |                            |                     | 130                | 200                 | ps   |  |
|                                     | <b>5</b>                                                                  | 1 PLL switching, Y1-to-Y2                                  |                            |                     | 100                | 130                 |      |  |
| jit(per)                            | Peak-to-peak period jitter <sup>(3)</sup>                                 | 2 PLL switching, Y1-to-Y4                                  |                            |                     | 150                | 220                 | ps   |  |
|                                     | <b>a</b> (4)                                                              | f <sub>OUT</sub> = 50 MHz; Y1-to-Y2                        |                            |                     |                    | 50                  |      |  |
| t <sub>sk(o)</sub>                  | Output skew <sup>(4)</sup>                                                | f <sub>OUT</sub> = 50 MHz; Y1-to-Y4                        |                            |                     |                    | 110                 | ps   |  |
| odc                                 | Output duty cycle <sup>(5)</sup>                                          | f <sub>VCO</sub> = 100 MHz; Pdiv = 1                       |                            | 45%                 |                    | 55%                 |      |  |
| SDA/SCL                             | L PARAMETER                                                               | I                                                          |                            |                     |                    |                     |      |  |
| V <sub>IK</sub>                     | SCL and SDA input clamp voltage                                           | V <sub>DD</sub> = 1.7 V; I <sub>I</sub> = -18 mA           |                            |                     |                    | -1.2                | V    |  |
| н                                   | SCL and SDA input current                                                 | V <sub>I</sub> = V <sub>DD</sub> ; V <sub>DD</sub> = 1.9 V |                            |                     |                    | ±10                 | μA   |  |
| VIH                                 | SDA/SCL input high voltage <sup>(6)</sup>                                 |                                                            |                            | 0.7 V <sub>DD</sub> |                    |                     | V    |  |
| V <sub>IL</sub>                     | SDA/SCL input low voltage <sup>(6)</sup>                                  |                                                            |                            |                     |                    | 0.3 V <sub>DD</sub> | V    |  |
| V <sub>OL</sub>                     | SDA low-level output voltage                                              | I <sub>OL</sub> = 3 mA V <sub>DD</sub> = 1.7 V             |                            |                     |                    | 0.2 V <sub>DD</sub> | V    |  |
|                                     | SCL/SDA Input capacitance                                                 | $V_{I} = 0 V \text{ or } V_{DD}$                           |                            |                     | 3                  | 10                  | pF   |  |

(1) All typical values are at respective nominal  $V_{DD}$ .

(2) 10,000 cycles

(3) Jitter depends on configuration. Jitter data is for input frequency = 27 MHz, f<sub>VCO</sub> = 135 MHz, f<sub>OUT</sub> = 27 MHz. f<sub>OUT</sub> = 3.072 MHz or input frequency = 27 MHz, f<sub>VCO</sub> = 108 MHz, f<sub>OUT</sub> = 27 MHz. f<sub>OUT</sub> = 16.384 MHz, f<sub>OUT</sub> = 25 MHz, f<sub>OUT</sub> = 74.25 MHz, f<sub>OUT</sub> = 48 MHz
 (4) The tsk(o) specification is only valid for equal loading of each bank of outputs, and the outputs are generated from the same divider,

data sampled on rising edge (t<sub>r</sub>).
(5) odc depends on output rise- and fall time (t<sub>r</sub>/t<sub>f</sub>).

(6) SDA and SCL pins are 3.3-V tolerant.



## 7.6 CLK\_IN Timing Requirements

over recommended ranges of supply voltage, load, and operating free-air temperature

|                                               |                                       |                 | MIN | NOM MAX | UNIT  |
|-----------------------------------------------|---------------------------------------|-----------------|-----|---------|-------|
| f LVCMOS electric input frequency             |                                       | PLL bypass mode | 0   | 130     | MHz   |
| f <sub>CLK</sub> LVCMOS clock input frequency | EVENIOS clock input frequency         | PLL mode        | 8   | 130     | IVIEZ |
| t <sub>r</sub> / t <sub>f</sub>               | Rise and fall time CLK signal (20% to | 80%)            |     | 3       | ns    |
| duty <sub>CLK</sub>                           | Duty cycle CLK at $V_{DD}$ / 2        |                 | 40% | 60%     |       |

# 7.7 SDA/SCL Timing Requirements

|                        |                                                  | STANDARD | MODE | FAST MC | DDE |      |
|------------------------|--------------------------------------------------|----------|------|---------|-----|------|
|                        | (SeeFigure 5)                                    | MIN      | MAX  | MIN     | MAX | UNIT |
| f <sub>SCL</sub>       | SCL clock frequency                              | 0        | 100  | 0       | 400 | kHz  |
| t <sub>su(START)</sub> | START setup time (SCL high before SDA low)       | 4.7      |      | 0.6     |     | μs   |
| t <sub>h(START)</sub>  | START hold time (SCL low after SDA low)          | 4        |      | 0.6     |     | μs   |
| tw(SCLL)               | SCL low-pulse duration                           | 4.7      |      | 1.3     |     | μs   |
| t <sub>w(SCLH)</sub>   | SCL high-pulse duration                          | 4        |      | 0.6     |     | μs   |
| t <sub>h(SDA)</sub>    | SDA hold time (SDA valid after SCL low)          | 0        | 3.45 | 0       | 0.9 | μs   |
| t <sub>su(SDA)</sub>   | SDA setup time                                   | 250      |      | 100     |     | ns   |
| t <sub>r</sub>         | SCL/SDA input rise time                          |          | 1000 |         | 300 | ns   |
| t <sub>f</sub>         | SCL/SDA input fall time                          |          | 300  |         | 300 | ns   |
| t <sub>su(STOP)</sub>  | STOP setup time                                  | 4        |      | 0.6     |     | μs   |
| t <sub>BUS</sub>       | Bus free time between a STOP and START condition | 4.7      |      | 1.3     |     | μs   |

## 7.8 **EEPROM Specification**

|       |                              | MIN | TYP  | MAX | UNIT   |
|-------|------------------------------|-----|------|-----|--------|
| EEcyc | Programming cycles of EEPROM | 100 | 1000 |     | cycles |
| EEret | Data retention               | 10  |      |     | years  |

# 7.9 Typical Characteristics





## 8 Parameter Measurement Information











# 9 Detailed Description

## 9.1 Overview

The CDCEL824 is a modular PLL-based low-cost, high-performance, programmable clock synthesizer, multiplier, and divider. It generates up to four output clocks from a single input frequency. Each output can be programmed in-system for any clock frequency up to 201 MHz, using up to two independent configurable PLLs.

The CDCEL824 has a separate output supply pins, V<sub>DDOUT</sub>, which are 1.8 V.

The input accepts an external crystal or LVCMOS clock signal. In case of a crystal input, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0 pF to 20 pF.

The deep M/N divider ratio allows the generation of zero-ppm audio/video, networking (WLAN, *Bluetooth*, Ethernet, GPS) or interface (USB, IEEE1394, memory stick) clocks from a 27-MHz reference input frequency, for example.

Based on the PLL frequency and the divider settings, the internal loop filter components are automatically adjusted to achieve high stability and optimized jitter transfer characteristic of each PLL.

The device supports nonvolatile EEPROM programming for easy customization of the device in the application. It is preset to a factory default configuration and can be reprogrammed to a different application configuration before it goes onto the PCB or reprogrammed by in-system programming. All device settings are programmable through the SDA/SCL bus, a 2-wire serial interface.

Three, free programmable control inputs, S0, S1, and S2, can be used to select different frequencies, or other control features like outputs disable to low, outputs in high-impedance state, power down, PLL bypass, and so forth.

The CDCx824 operates in a 1.8-V environment. It operates in a temperature range of -40°C to 85°C.



## 9.2 Functional Block Diagram



### 9.3 Feature Description

#### 9.3.1 Control Pins Settings

The CDCEL824 has three user-definable control pins (S0, S1, and S2) which allow external control of device settings. They can be programmed to any of the following settings:

- Frequency selection → switching between any of two user-defined frequencies
- Output state selection  $\rightarrow$  output configuration and power-down control

The user can predefine up to eight different control settings. Table 1 and Table 2 explain these settings.

#### **Table 1. Control Pin Definition**

| EXTERNAL<br>CONTROL<br>BITS | PLL1 SETTING            |          |                        | PLL2 SETTING            |          |                        | RSVD SETTING |
|-----------------------------|-------------------------|----------|------------------------|-------------------------|----------|------------------------|--------------|
| Control<br>function         | PLL frequency selection | Reserved | Output Y1/Y2 selection | PLL frequency selection | Reserved | Output Y3/Y4 selection | Reserved     |

### Table 2. PLL Setting (Can Be Selected for Each PLL Individual)<sup>(1)</sup>

| FREQUENCY SELECTION <sup>(2)</sup> |                                      |  |  |  |  |  |
|------------------------------------|--------------------------------------|--|--|--|--|--|
| FSx                                | FUNCTION                             |  |  |  |  |  |
| 0                                  | Frequency0                           |  |  |  |  |  |
| 1                                  | Frequency1                           |  |  |  |  |  |
| OUT                                | PUT SELECTION <sup>(3)</sup> (Y1 Y4) |  |  |  |  |  |
| YxYx                               | FUNCTION                             |  |  |  |  |  |
| 0                                  | State0                               |  |  |  |  |  |
| 1                                  | State1                               |  |  |  |  |  |

(1) Center/down-spread, Frequency0/1 and State0/1 are user-definable in the PLLx configuration register.

(2) Frequency0 and Frequency1 can be any frequency within the specified f<sub>VCO</sub> range.

(3) State0/1 selection is valid for both outputs of the corresponding PLL module and can be power down, high-impedance state, low, or active

SDA/S1 and SCL/S2 pins of the CDCEL824 are dual-function pins. In the default configuration, they are predefined as the SDA/SCL serial programming interface. They can be programmed to control pins (S1/S2) by setting the relevant bits in the EEPROM. Note that the changes of the bits in the control register (bit [6] of byte 02h) have no effect until they are written into the EEPROM.

Once they are set as control pins, the serial programming interface is no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control pins, S1 and S2, temporally act as serial programming pins (SDA/SCL).

S0 is not a multi-use pin; it is a control pin only.



#### 9.3.2 SDA/SCL Serial Interface

This section describes the SDA/SCL interface of the CDCEL824 device. The CDCEL824 operates as a slave device of the 2-wire serial SDA/SCL bus, compatible with the popular SMBus or I<sup>2</sup>C specification. It operates in the standard-mode transfer (up to 100 kbit/s) and fast-mode transfer (up to 400 kbit/s) and supports 7-bit addressing.

The SDA/S1 and SCL/S2 pins of the CDCEL824 are dual-function pins. In the default configuration they are used as SDA/SCL serial programming interface. They can be reprogrammed as general-purpose control pins, S1 and S2, by changing the corresponding EEPROM setting, byte 02h, bit [6].



Figure 5. Timing Diagram for SDA/SCL Serial Control Interface

#### 9.3.3 SDA/SCL Hardware Interface

Figure 6 shows how the CDCEL824 clock synthesizer is connected to the SDA/SCL serial interface bus. Multiple devices can be connected to the bus, but the speed may need to be reduced (400 kHz is the maximum) if many devices are connected.

Note that the pullup resistors (R<sub>P</sub>) depend on the supply voltage, bus capacitance, and number of connected devices. The recommended pullup value is 4.7 k $\Omega$ . It must meet the minimum sink current of 3 mA at V<sub>OLmax</sub> = 0.4 V for the output stages (for more details see the SMBus or I<sup>2</sup>C Bus specification).



Figure 6. SDA/SCL Hardware Interface

9.4 Device Functional Modes

9.4.1 Default Device Setting



The internal EEPROM of CDCEL824 is preconfigured as shown in Figure 7. The input frequency is passed through the output as a default. This allows the device to operate in default mode without the extra production

Figure 7. Preconfiguration of CDCEL824 Internal EEPROM

Table 3 shows the factory default setting for the control terminal register (external control pins). Note that even though eight different register settings are possible, in default configuration, only the first two settings (0 and 1) can be selected with S0, as S1 and S2 are configured as programming pins in the default mode.

| Table 3. Factory | Default | Settings f | for Control | Terminal | Register <sup>(1)</sup> |
|------------------|---------|------------|-------------|----------|-------------------------|
|                  |         |            |             |          |                         |

|           |                        |    | PLL1 S                 | ETTINGS                 | PLL2 SETTINGS          |                         |  |
|-----------|------------------------|----|------------------------|-------------------------|------------------------|-------------------------|--|
| EX        | TERNAL CONTROL PIN     | IS | FREQUENCY<br>SELECTION | OUTPUT<br>SELECTION     | FREQUENCY<br>SELECTION | OUTPUT<br>SELECTION     |  |
| S2        | S1                     | S0 | FS1                    | Y1Y2                    | FS2                    | Y2Y3                    |  |
| SCL (I2C) | SDA (I <sup>2</sup> C) | 0  | f <sub>VCO1_0</sub>    | High-impedance<br>state | f <sub>VCO2_0</sub>    | High-impedance<br>state |  |
| SCL (I2C) | SDA (I <sup>2</sup> C) | 1  | f <sub>VCO1_0</sub>    | Enabled                 | f <sub>VCO2_0</sub>    | Enabled                 |  |

(1) S1 is SDA and S2 is SCL in default mode or when programmed (SPICON bit 6 of register 2 set to 0). They do not have any control-pin function but they are internally interpreted as if S1 = 0 and S2 = 0. S0, however, is a control pin which in the default mode switches all outputs ON or OFF (as previously predefined).



### 9.5 Programming

#### 9.5.1 Data Protocol

The device supports Byte Write and Byte Read and Block Write and Block Read operations.

For Byte Write/Read operations, the system controller can individually access addressed bytes.

For *Block Write/Read* operations, the bytes are accessed in sequential order from lowest to highest byte (with most-significant bit first) with the ability to stop after any complete byte has been transferred. The numbers of bytes read out are defined by byte count in the generic configuration register. At the *Block Read* instruction, all bytes defined in the byte count must be read out to finish the read cycle correctly.

Once a byte has been sent, it is written into the internal register and is effective immediately. This applies to each transferred byte regardless of whether this is a *Byte Write* or a *Block Write* sequence.

If the EEPROM write cycle is initiated, the internal SDA registers are written into the EEPROM. During this write cycle, data is not accepted at the SDA/SCL bus until the write cycle is completed. However, data can be read out during the programming sequence (*Byte Read* or *Block Read*). The programming status can be monitored by *EEPIP*, byte 01h–bit 6.

The offset of the indexed byte is encoded in the command code, as described in Table 4.

#### Table 4. Slave Receiver Address (7 Bits)

| DEVICE   | A6 | A5 | A4 | A3 | A2 | A1 <sup>(1)</sup> | A0 <sup>(1)</sup> | R/W |
|----------|----|----|----|----|----|-------------------|-------------------|-----|
| CDCEL824 | 1  | 1  | 0  | 0  | 1  | 0                 | 0                 | 1/0 |

(1) Address bits A0 and A1 are programmable via the SDA/SCL bus (byte 01, bit [1:0]. This allows addressing up to four devices connected to the same SDA/SCL bus. The least-significant bit of the address byte designates a write or read operation.

#### 9.5.2 Command Code Definition

| Table 5. Command | Code Definition |
|------------------|-----------------|
|------------------|-----------------|

| BIT   | DESCRIPTION                                                                                                  |
|-------|--------------------------------------------------------------------------------------------------------------|
| 7     | 0 = <i>Block Read</i> or <i>Block Write</i> operation<br>1 = <i>Byte Read</i> or <i>Byte Write</i> operation |
| (6:0) | Byte offset for Byte Read, Block Read, Byte Write and Block Write operations.                                |

#### 9.5.3 Generic Programming Sequence



#### Figure 8. Generic Programming Sequence

#### 9.5.4 Byte Write Programming Sequence

| 1 | 7             | 1 1  | 8           | 1 | 8         | 1 | 1 |
|---|---------------|------|-------------|---|-----------|---|---|
| S | Slave Address | Wr A | CommandCode | Α | Data Byte | Α | Р |

### Figure 9. Byte Write Protocol

CDCEL824

www.ti.com

#### 9.5.5 Byte Read Programming Sequence



#### Figure 10. Byte Read Protocol

#### 9.5.6 Block Write Programming Sequence



(1) Data byte 0 bits [7:0] is reserved for Revision Code and Vendor Identification. Also, it is used for internal test purpose and should not be overwritten.

#### Figure 11. Block Write Protocol

#### 9.5.7 Block Read Programming Sequence



Figure 12. Block Read Protocol



#### 9.6 Register Maps

#### 9.6.1 SDA/SCL Configuration Registers

The clock input, control pins, PLLs, and output stages are user configurable. The following tables and explanations describe the programmable functions of the CDCEL824. All settings can be manually written into the device via the SDA/SCL bus or easily programmed by using the TI Pro-Clock<sup>™</sup> software.

| ADDRESS OFFSET | REGISTER DESCRIPTION           | TABLE    |
|----------------|--------------------------------|----------|
| 00h            | Generic configuration register | Table 8  |
| 10h            | PLL1 configuration register    | Table 9  |
| 20h            | PLL2 configuration register    | Table 10 |

# Table 6. SDA/SCL Registers

The grey-highlighted bits, described in the Configuration Registers tables in the following pages, belong to the Control Terminal Register. The user can predefine up to eight different control settings. These settings then can be selected by the external control pins, S0, S1, and S2. Table 7 explains the corresponding bit assignment between the Control Terminal Register and the Configuration Registers.

#### Table 7. Configuration Register, External Control Terminals

|   |                       |              |                   | PLL1 SE                | TTINGS              | PLL2 SETTINGS          |                     |  |
|---|-----------------------|--------------|-------------------|------------------------|---------------------|------------------------|---------------------|--|
|   | EXTERNAL CONTROL PINS |              |                   | FREQUENCY<br>SELECTION | OUTPUT<br>SELECTION | FREQUENCY<br>SELECTION | OUTPUT<br>SELECTION |  |
|   | \$2                   | S1           | S0                | FS1                    | Y1Y2                | FS2                    | Y3Y4                |  |
| 0 | 0                     | 0            | 0                 | FS1_0                  | Y1Y2_0              | FS2_0                  | Y3Y4_0              |  |
| 1 | 0                     | 0            | 1                 | FS1_1                  | Y1Y2_1              | FS2_1                  | Y3Y4_1              |  |
| 2 | 0                     | 1            | 0                 | FS1_2                  | Y1Y2_2              | FS2_2                  | Y3Y4_2              |  |
| 3 | 0                     | 1            | 1                 | FS1_3                  | Y1Y2_3              | FS2_3Reserved          | Reserved            |  |
| 4 | 1                     | 0            | 0                 | FS1_4                  | Y1Y2_4              | FS2_4Reserved          | Reserved            |  |
| 5 | 1                     | 0            | 1                 | FS1_5                  | Y1Y2_5              | FS2_5                  | Y3Y4_5              |  |
| 6 | 1                     | 1            | 0                 | FS1_6                  | Y1Y2_6              | FS2_6                  | Y3Y4_6              |  |
| 7 | 1                     | 1            | 1                 | FS1_7                  | Y1Y2_7              | FS2_7                  | Y3Y4_7              |  |
|   |                       | Address offs | et <sup>(1)</sup> | 13h                    | 15h                 | 23h                    | 25h                 |  |

(1) Address offset refers to the byte address in the configuration register in Table 8, Table 9, and Table 10.

# CDCEL824

SCAS945A - JUNE 2015 - REVISED SEPTEMBER 2015

## Table 8. Generic Configuration Register

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM   | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                    |  |  |  |  |  |
|-----------------------|--------------------|-----------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
|                       | 7                  | E_EL      | 0b                     | Device identification (read-only): 0 is CDCEL824 (1.8 V out)                                                                                                                                                                                                                                   |  |  |  |  |  |
| 00h                   | 6:4                | RID       | Xb                     | tevision identification number (read-only)                                                                                                                                                                                                                                                     |  |  |  |  |  |
|                       | 3:0                | VID       | 1h                     | /endor identification number (read-only)                                                                                                                                                                                                                                                       |  |  |  |  |  |
|                       | 7                  | -         | 0b                     | Reserved – always write 0                                                                                                                                                                                                                                                                      |  |  |  |  |  |
|                       | 6                  | EEPIP     | Ob                     | EEPROM programming Status4: <sup>(4)</sup> (read-only)       0 - EEPROM programming is completed         1 - EEPROM is in programming mode                                                                                                                                                     |  |  |  |  |  |
|                       | 5                  | EELOCK    | Ob                     | Permanently lock EEPROM data <sup>(5)</sup> 0 - EEPROM is not locked<br>1 - EEPROM is permanently locked                                                                                                                                                                                       |  |  |  |  |  |
| 01h                   | 4                  | PWDN      | Ob                     | evice power down (overwrites S0/S1/S2 setting; configuration register settings are unchanged)<br>ote: PWDN cannot be set to 1 in the EEPROM.<br>– Device active (all PLLs and all outputs are enabled)<br>– Device power down (all PLLs in power down and all outputs in high-impedance state) |  |  |  |  |  |
|                       | 3:2                | INCLK     | 00b                    | Input clock selection: 00 - Xtal 01 - VCXO 10 - LVCMOS 1 - Reserved                                                                                                                                                                                                                            |  |  |  |  |  |
|                       | 1:0                | SLAVE_ADR | 00b                    | Address bits A0 and A1 of the slave receiver address                                                                                                                                                                                                                                           |  |  |  |  |  |
|                       | 7                  | M1        | 0b                     | RSVD 0 – Input clock 1 – PLL1 clock                                                                                                                                                                                                                                                            |  |  |  |  |  |
| 02h                   | 6                  | SPICON    | Ob                     | Operation mode selection for pins 14/15 <sup>(6)</sup><br>0 – Serial programming interface SDA (pin 15) and SCL (pin 14)<br>1 – Control pins S1 (pin 15) and S2 (pin 14)                                                                                                                       |  |  |  |  |  |
| 0211                  | 5:4                | RSVD      | 01b                    |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                       | 3:2                | RSVD      | 01b                    | RSVD Reserved                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                       | 1:0                | RSVD      | 001h                   | RSVD Reserved                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| 03h                   | 7:0                | RSVD      | - 00'IN                | RSVD Reserved                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                       | 7                  | Reserved  | 0b                     |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                       | 6                  | Reserved  | 0b                     |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                       | 5                  | Reserved  | 0b                     |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
| 04h                   | 4                  | Reserved  | 0b                     | RSVD Reserved                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
|                       | 3                  | Reserved  | 0b                     |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                       | 2                  | Reserved  | 0b                     |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|                       | 1                  | Reserved  | 0b                     |                                                                                                                                                                                                                                                                                                |  |  |  |  |  |

(1) Writing data beyond 30h may affect device function.

(2) All data transferred with the MSB first

(3) Unless customer-specific setting

(4) During EEPROM programming, no data is allowed to be sent to the device via the SDA/SCL bus until the programming sequence is completed. Data, however, can be read out during the programming sequence (*Byte Read* or *Block Read*).

(5) If this bit is set to high in the EEPROM, the actual data in the EEPROM is permanently locked. No further programming is possible. Data, however can still be written via the SDA/SCL bus to the internal register to change device function on the fly. But new data can no longer be saved to the EEPROM. EELOCK is effective only if written into the EEPROM.

(6) Selection of control pins is effective only if written into the EEPROM. Once written into the EEPROM, the serial programming pins are no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control pins, S1 and S2, temporally act as serial programming pins (SDA/SCL), and the two slave receiver address bits are reset to A0 = 0 and A1 = 0.

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                        |
|-----------------------|--------------------|---------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 05h                   | 7:3                | XCSEL   | 0Ah                    | Crystal load-capacitor selection <sup>(7)</sup> 00h – 0 pF<br>01h – 1 pF<br>02h – 2 pF<br>:<br>14h to 1Fh – 20 pF                                                                  |
|                       | 2:0                |         | 0b                     | Reserved – do not write other than 0.                                                                                                                                              |
| 06h                   | 7:1                | BCOUNT  | 30h                    | 7-bit byte count (defines the number of bytes which will be sent from this device at the next Block Read transfer); all bytes must be read out to correctly finish the read cycle. |
|                       | 0                  | EEWRITE | 0b                     | Initiate EEPROM write cycle <sup>(8)</sup> 0 – No EEPROM write cycle<br>1 – Start EEPROM write cycle (internal registers are saved to the EEPROM)                                  |
| 07h-0Fh               |                    |         | 0h                     | Reserved – do not write other than 0                                                                                                                                               |

(7) The internal load capacitor (C1, C2) must be used to achieve the best clock performance. External capacitors should be used only to finely adjust C<sub>L</sub> by a few picofarads. The value of C<sub>L</sub> can be programmed with a resolution of 1 pF for a crystal load range of 0 pF to 20 pF. For CL > 20 pF, use additional external capacitors. Also, the value of the device input capacitance has to be considered which always adds 1.5 pF (6 pF/2 pF) to the selected C<sub>L</sub>. For more information about VCXO configuration and crystal recommendation, see application report SCAA085.

(8) Note: The EEPROM WRITE bit must be sent last. This ensures that the content of all internal registers are stored in the EEPROM. The EEWRITE cycle is initiated with the rising edge of the EEWRITE bit. A static level-high does not trigger an EEPROM WRITE cycle. The EEWRITE bit must be reset to low after the programming is completed. The programming status can be monitored by reading out EEPIP. If EELOCK is set to high, no EEPROM programming is possible.

# Texas Instruments

www.ti.com

# CDCEL824

SCAS945A – JUNE 2015–REVISED SEPTEMBER 2015

Table 9. PLL1 Configuration Register

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM  | DEFAULT <sup>(3)</sup> |                                                | DESCRIPTION                                                                                                                                     |  |  |  |  |
|-----------------------|--------------------|----------|------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 10h                   | 7:0                | Reserved | 0000000b               | Reserved                                       |                                                                                                                                                 |  |  |  |  |
| 11h                   | 7:0                | Reserved | 0000000b               | Reserved                                       |                                                                                                                                                 |  |  |  |  |
| 12h                   | 7:0                | Reserved | 0000000b               | Reserved                                       |                                                                                                                                                 |  |  |  |  |
|                       | 7                  | FS1_7    | 0b                     | FS1_x: PLL1 frequency selection <sup>(4)</sup> |                                                                                                                                                 |  |  |  |  |
|                       | 6                  | FS1_6    | Ob                     | $0 - f_{VCO1_0}$ (predefined by                | PLL1_0 – multiplier/divider value)                                                                                                              |  |  |  |  |
|                       | 5                  | FS1_5    | Ob                     | $1 - f_{VCO1_1}$ (predefined by                | PLL1_1 – multiplier/divider value)                                                                                                              |  |  |  |  |
| 13h                   | 4                  | FS1_4    | 0b                     |                                                |                                                                                                                                                 |  |  |  |  |
| 1511                  | 3                  | FS1_3    | Ob                     |                                                |                                                                                                                                                 |  |  |  |  |
|                       | 2                  | FS1_2    | 0b                     |                                                |                                                                                                                                                 |  |  |  |  |
|                       | 1                  | FS1_1    | 0b                     |                                                |                                                                                                                                                 |  |  |  |  |
|                       | 0                  | FS1_0    | 0b                     |                                                |                                                                                                                                                 |  |  |  |  |
|                       | 7                  | MUX1     | 1b                     | PLL1 multiplexer:                              | 0 - PLL1<br>1 - PLL1 bypass (PLL1 is in power down)                                                                                             |  |  |  |  |
|                       | 6                  | M2       | 1b                     | Output Y1 multiplexer:                         | 0 – bypass<br>1 – Pdiv2                                                                                                                         |  |  |  |  |
| 14h                   | 5:4                | МЗ       | 10b                    | Output Y2 multiplexer:                         | 00 – bypass<br>01 – Pdiv2-divider<br>10 – Pdiv3-divider<br>11 – Reserved                                                                        |  |  |  |  |
|                       | 3:2                | Y1Y2_ST1 | 11b                    |                                                | 00 – Y1/Y2 disabled to high-impedance state (PLL1 is in power down)                                                                             |  |  |  |  |
|                       | 1:0                | Y1Y2_ST0 | 01b                    | Y1, Y2-state0/1definition:                     | 01 – Y1/Y2 disabled to high-impedance state (PLL1 on)<br>10 – Y1/Y2 disabled to low (PLL1 on)<br>11 – Y1/Y2 enabled (normal operation, PLL1 on) |  |  |  |  |

Writing data beyond 30h may adversely affect device function.
 All data is transferred MSB-first.
 Unless a custom setting is used

| Table 9. PLL1 Configuration Register (con | ontinued) |
|-------------------------------------------|-----------|
|-------------------------------------------|-----------|

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM        | DEFAULT <sup>(3)</sup> |                                                                                                                                                                  | DESCRIPTION                                                                                                                                                                                        |  |  |  |  |
|-----------------------|--------------------|----------------|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                       | 7                  | Y1Y2_7         | 0b                     | Y1Y2_x output state selection <sup>(4)</sup>                                                                                                                     |                                                                                                                                                                                                    |  |  |  |  |
|                       | 6                  | Y1Y2_6         | 0b                     | 0 – state0 (predefined by Y1Y2_ST0                                                                                                                               |                                                                                                                                                                                                    |  |  |  |  |
|                       | 5                  | Y1Y2_5         | 0b                     | 1 – state1 (predefined by Y1Y2_ST1                                                                                                                               | 1)                                                                                                                                                                                                 |  |  |  |  |
| 15h                   | 4                  | Y1Y2_4         | 0b                     | _                                                                                                                                                                |                                                                                                                                                                                                    |  |  |  |  |
| 150                   | 3                  | Y1Y2_3         | 0b                     | _                                                                                                                                                                |                                                                                                                                                                                                    |  |  |  |  |
|                       | 2                  | Y1Y2_2         | 0b                     | _                                                                                                                                                                |                                                                                                                                                                                                    |  |  |  |  |
|                       | 1                  | Y1Y2_1         | 1b                     | _                                                                                                                                                                |                                                                                                                                                                                                    |  |  |  |  |
|                       | 0                  | Y1Y2_0         | 0b                     | _                                                                                                                                                                |                                                                                                                                                                                                    |  |  |  |  |
|                       | 7                  | Reserved       | 0b                     | RSVD Reserved                                                                                                                                                    |                                                                                                                                                                                                    |  |  |  |  |
| 16h                   | 6:0                | Pdiv2          | 01h                    | 7-bit Y1-output-divider Pdiv2:                                                                                                                                   | 0 – Reset and in standby<br>1 to 127 – Divider value                                                                                                                                               |  |  |  |  |
|                       | 7                  | —              | 0b                     | Reserved – do not write others than 0                                                                                                                            |                                                                                                                                                                                                    |  |  |  |  |
| 17h                   | 6:0                | Pdiv3          | 01h                    | 7-bit Y2-output-divider Pdiv3:                                                                                                                                   | 0 – Reset and in standby<br>1 to 127 – Divider value                                                                                                                                               |  |  |  |  |
| 18h                   | 7:0                | PLL1_0N [11:4  | 004h                   |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
| 106                   | 7:4                | PLL1_0N [3:0]  | 0040                   |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
| 19h                   | 3:0                | PLL1_0R [8:5]  | 000h                   |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
| 1Ah                   | 7:3                | PLL1_0R[4:0]   | 00011                  | PLL1_ $0^{(4)}$ : 30-bit multiplier/divider value for frequency $f_{VC01_0}$ (for more information, see the <i>PLL Multiplier/Divider Definition</i> paragraph). |                                                                                                                                                                                                    |  |  |  |  |
| TAIL                  | 2:0                | PLL1_0Q [5:3]  | - 10h                  | (·······                                                                                                                                                         |                                                                                                                                                                                                    |  |  |  |  |
|                       | 7:5                | PLL1_0Q [2:0]  | 1011                   |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
|                       | 4:2                | PLL1_0P [2:0]  | 010b                   |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
| 1Bh                   | 1:0                | VCO1_0_RANGE   | 00b                    | f <sub>VCO1_0</sub> range selection:                                                                                                                             | $00 - f_{VCO1_0} < 125 \text{ MHz}$<br>$01 - 125 \text{ MHz} \le f_{VCO1_0} < 150 \text{ MHz}$<br>$10 - 150 \text{ MHz} \le f_{VCO1_0} < 175 \text{ MHz}$<br>$11 - f_{VCO1_0} \ge 175 \text{ MHz}$ |  |  |  |  |
| 1Ch                   | 7:0                | PLL1_1N [11:4] | 004h                   | PLL1_1 <sup>(4)</sup> : 30-bit multiplier/divider value for fr                                                                                                   | requency f <sub>VCO1_1</sub>                                                                                                                                                                       |  |  |  |  |
| 1Dh                   | 7:4                | PLL1_1N [3:0]  | 00411                  | (for more information see the PLL Multiplier/L                                                                                                                   | Divider Definition paragraph)                                                                                                                                                                      |  |  |  |  |
|                       | 3:0                | PLL1_1R [8:5]  | 000h                   |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
| 1Eh                   | 7:3                | PLL1_1R[4:0]   | 00011                  |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
| 1611                  | 2:0                | PLL1_1Q [5:3]  | - 10h                  |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
|                       | 7:5                | PLL1_1Q [2:0]  | 1011                   |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
|                       | 4:2                | PLL1_1P [2:0]  | 010b                   |                                                                                                                                                                  |                                                                                                                                                                                                    |  |  |  |  |
| 1Fh                   | 1:0                | VCO1_1_RANGE   | 00b                    | f <sub>VC01_1</sub> range selection:                                                                                                                             | 00 – f <sub>VC01_1</sub> < 125 MHz<br>01 – 125 MHz ≤ f <sub>VC01_1</sub> < 150 MHz<br>10 – 150 MHz ≤ f <sub>VC01_1</sub> < 175 MHz<br>11 – f <sub>VC01_1</sub> ≥ 175 MHz                           |  |  |  |  |

(4) PLL settings limits:  $16 \le q \le 63, 0 \le p \le 7, 0 \le r \le 511, 0 < N < 4096$ 

# Texas Instruments

www.ti.com

# CDCEL824

SCAS945A – JUNE 2015–REVISED SEPTEMBER 2015

Table 10. PLL2 Configuration Register

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM  | DEFAULT <sup>(3)</sup> |                                       | DESCRIPTION                                                                                                                                   |  |  |  |  |
|-----------------------|--------------------|----------|------------------------|---------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 20h                   | 7:0                | Reserved | 000000b                | Reserved                              |                                                                                                                                               |  |  |  |  |
| 21h                   | 7:0                | Reserved | 000000b                | Reserved                              |                                                                                                                                               |  |  |  |  |
| 22h                   | 7:0                | Reserved | 000000b                | Reserved                              |                                                                                                                                               |  |  |  |  |
| 23h                   | 7                  | FS2_7    | 0b                     | FS2_x: PLL2 frequency selection       | (4)                                                                                                                                           |  |  |  |  |
|                       | 6                  | FS2_6    | 0b                     |                                       | y PLL2_0 – multiplier/divider value)                                                                                                          |  |  |  |  |
|                       | 5                  | FS2_5    | 0b                     | 1 – f <sub>VCO2_1</sub> (predefined b | y PLL2_1 - multiplier/divider value)                                                                                                          |  |  |  |  |
|                       | 4                  | FS2_4    | 0b                     | )b                                    |                                                                                                                                               |  |  |  |  |
|                       | 3                  | FS2_3    | 0b                     |                                       |                                                                                                                                               |  |  |  |  |
|                       | 2                  | FS2_2    | 0b                     |                                       |                                                                                                                                               |  |  |  |  |
|                       | 1                  | FS2_1    | 0b                     |                                       |                                                                                                                                               |  |  |  |  |
|                       | 0                  | FS2_0    | 0b                     |                                       |                                                                                                                                               |  |  |  |  |
| 24h                   | 7                  | MUX2     | 1b                     | PLL2 multiplexer:                     | 0 – PLL2<br>1 – PLL2 bypass (PLL2 is in power down)                                                                                           |  |  |  |  |
|                       | 6                  | M4       | 1b                     | Output Y3 multiplexer:                | 0 – Pdiv2<br>1 – Pdiv4                                                                                                                        |  |  |  |  |
|                       | 5:4                | M5       | 10b                    | Output Y4 multiplexer:                | 00 – Pdiv2-divider<br>01 – Pdiv4-divider<br>10 – Pdiv5-divider<br>11 – Reserved                                                               |  |  |  |  |
|                       | 3:2                | Y3Y4_ST1 | 11b                    | Y3, Y4-State0/1definition:            | 00 – Y3/Y4 disabled to high-impedance state (PLL2 is in power down)                                                                           |  |  |  |  |
|                       | 1:0                | Y3Y4_ST0 | 01b                    |                                       | 01 – Y3/Y4 disabled to high-impedance state (PLL2 on)<br>10–Y3/Y4 disabled to low (PLL2 on)<br>11 – Y3/Y4 enabled (normal operation, PLL2 on) |  |  |  |  |

Writing data beyond 30h may adversely affect device function.
 All data is transferred MSB-first.
 Unless a custom setting is used

| Table 10. PLL2 | Configuration | Register ( | (continued) |
|----------------|---------------|------------|-------------|
|                |               |            |             |

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM        | DEFAULT <sup>(3)</sup> |                                                                                           | DESCRIPTION                                                                                                                                                                                                                      |  |  |  |
|-----------------------|--------------------|----------------|------------------------|-------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 25h                   | 7                  | Y3Y4_7 0b      |                        | Y3Y4_x output state selection <sup>(4)</sup>                                              |                                                                                                                                                                                                                                  |  |  |  |
|                       | 6                  | Y3Y4_6         | 0b                     | 0 – state0 (predefined by Y3Y4_ST0)                                                       |                                                                                                                                                                                                                                  |  |  |  |
|                       | 5                  | Y3Y4_5         | 0b                     | 1 - state1 (predefined by Y3Y4_ST1)                                                       |                                                                                                                                                                                                                                  |  |  |  |
|                       | 4                  | Y3Y4_4         | Ob                     | _                                                                                         |                                                                                                                                                                                                                                  |  |  |  |
|                       | 3                  | Y3Y4_3         | Ob                     | _                                                                                         |                                                                                                                                                                                                                                  |  |  |  |
|                       | 2                  | Y3Y4_2         | Ob                     | _                                                                                         |                                                                                                                                                                                                                                  |  |  |  |
|                       | 1                  | Y3Y4_1         | 1b                     | _                                                                                         |                                                                                                                                                                                                                                  |  |  |  |
|                       | 0                  | Y3Y4_0         | 0b                     | _                                                                                         |                                                                                                                                                                                                                                  |  |  |  |
| 26h                   | 7                  | Reserved       | Ob                     | Reserved                                                                                  | 0 – Down<br>1 – Center                                                                                                                                                                                                           |  |  |  |
|                       | 6:0                | Pdiv4          | 01h                    | 7-Bit Y3-output-divider Pdiv4:                                                            | 0 – Reset and in standby<br>1 to 127 – Divider value                                                                                                                                                                             |  |  |  |
| 27h                   | 7                  | —              | 0b                     | Reserved – do not write others than 0                                                     |                                                                                                                                                                                                                                  |  |  |  |
|                       | 6:0                | Pdiv5          | 01h                    | 7-bit Y4-output-divider Pdiv5:                                                            | 0 – Reset and in standby<br>1 to 127 – Divider value                                                                                                                                                                             |  |  |  |
| 28h                   | 7:0                | PLL2_0N [11:4  | 004h                   | PLL2_0 <sup>(4)</sup> : 30-Bit Multiplier/Divider value for frequency f <sub>VCO2_0</sub> |                                                                                                                                                                                                                                  |  |  |  |
| 29h                   | 7:4                | PLL2_0N [3:0]  | 00411                  | (for more information see the PLL Multiplier/Divider                                      | Definition paragraph)                                                                                                                                                                                                            |  |  |  |
|                       | 3:0                | PLL2_0R [8:5]  | 000h                   |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
| 2Ah                   | 7:3                | PLL2_0R[4:0]   | 00011                  |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
|                       | 2:0                | PLL2_0Q [5:3]  | 10h                    |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
| 2Bh                   | 7:5                | PLL2_0Q [2:0]  | 1011                   |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
|                       | 4:2                | PLL2_0P [2:0]  | 010b                   |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
|                       | 1:0                | VCO2_0_RANGE   | 00b                    | f <sub>VCO2_0</sub> range selection:                                                      | 00 – $f_{VCO2_0}$ < 125 MHz<br>01 – 125 MHz ≤ $f_{VCO2_0}$ < 150 MHz<br>10 – 150 MHz ≤ $f_{VCO2_0}$ < 175 MHz<br>11 – $f_{VCO2_0}$ ≥ 175 MHz                                                                                     |  |  |  |
| 2Ch                   | 7:0                | PLL2_1N [11:4] | 004h                   | PLL2_1 <sup>(4)</sup> : 30-bit multiplier/divider value for frequence                     | cy f <sub>VCO2_1</sub>                                                                                                                                                                                                           |  |  |  |
| 2Dh                   | 7:4                | PLL2_1N [3:0]  | 00411                  | (for more information see the PLL Multiplier/Divider                                      | Definition paragraph)                                                                                                                                                                                                            |  |  |  |
|                       | 3:0                | PLL2_1R [8:5]  | 000h                   |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
| 2Eh                   | 7:3                | PLL2_1R[4:0]   | 00011                  |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
|                       | 2:0                | PLL2_1Q [5:3]  | 10h                    |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
| 2Fh                   | 7:5                | PLL2_1Q [2:0]  | 1011                   |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
|                       | 4:2                | PLL2_1P [2:0]  | 010b                   |                                                                                           |                                                                                                                                                                                                                                  |  |  |  |
|                       | 1:0                | VCO2_1_RANGE   | 00b                    | f <sub>VCO2_1</sub> range selection:                                                      | $\begin{array}{l} 00 - f_{VCO2\_1} < 125 \text{ MHz} \\ 01 - 125 \text{ MHz} \leq f_{VCO2\_1} < 150 \text{ MHz} \\ 10 - 150 \text{ MHz} \leq f_{VCO2\_1} < 175 \text{ MHz} \\ 11 - f_{VCO2\_1} \geq 175 \text{ MHz} \end{array}$ |  |  |  |

(4) PLL settings limits:  $16 \le q \le 63$ ,  $0 \le p \le 7$ ,  $0 \le r \le 511$ , 0 < N < 4096

## **10** Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### **10.1** Application Information

CDCEL824 is an easy to use low-cost, programmable CMOS clock synthesizer. it can be used as a crystal buffer, clock synthesizer with separate output supply pin. CDCEL824 features on-chip loop filter. Programming can be done through SPI, pin-mode, or using on-chip EEPROM. This section shows some examples of using CDCEL824 in various applications.

## **10.2 Typical Application**

CDCEL824 is ideal clock generator for medium-range phase-shift laser distance meter. Having two separate PLLs allows for achieving as low intermediate frequency as required as well as high maximum modulation frequency, hence increasing the accuracy of the measurement device. Moreover, a fast settling PLL supports faster switching between multiple modulation frequencies required by a single measurement. this results in higher measurement rates for the device. Low power consumption and low cost position CDCEL824 as an ideal device for commercial laser distance metering equipment.

Figure 13 shows a typical application concept for the CDCEL824, where the outputs of the PLL1, Y1 and Y2 are used to generate the modulation and the counter frequency respectively. Y3 coming out of the PLL2 is carrying the shifted modulation frequency for down mixing. all three frequencies are programmable and dynamically switchable.







(2)

(3)

(4)

www.ti.com

### **Typical Application (continued)**

#### 10.2.1 Design Requirements

For Laser distance meter applications, if heterodyne technique is used as mentioned in Typical Application, it is shown that:

R Maximum Measurement Range equals:

$$= \frac{c}{2f_0}$$
(1)  
$$\Delta d = \frac{c}{2} \frac{f_l}{f_0} \frac{1}{f_c}$$
(2)

And best error achievable in measurement:

$$f_{I}$$

That means lower RF frequency allows for longer range, while lower ratio  $f_o$  (higher RF frequency and lower IF frequency) gives lower error.

The values of intermediate, RF, and counter frequency should be chosen according to design targets of the maximum range and maximum tolerable error. Typically multiple consecutive measurements with multiple RF frequencies are carried on to resolve the trade-off between the accuracy and the maximum range.

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 PLL Multiplier/Divider Definition

At a given input frequency  $(f_{IN})$ , the output frequency  $(f_{OUT})$  of the CDCEL824 can be calculated:

$$f_{\text{OUT}} = \frac{f_{\text{IN}}}{\text{Pdiv}} \times \frac{\text{N}}{\text{M}}$$

where

M (1 to 511) and N (1 to 4095) are the multiplier/divide values of the PLL

Pdiv (1 to 127) is the output divider.

The target VCO frequency ( $f_{VCO}$ ) of each PLL can be calculated:

$$f_{\rm VCO} = f_{\rm IN} \times \frac{\rm N}{\rm M}$$

The PLL internally operates as fractional divider and needs the following multiplier/divider settings:

NP = 4 - int 
$$\left(\log_2 \frac{N}{M}\right)$$
 [if P < 0 then P = 0]  $Q = int \left(\frac{N'}{M}\right) R = N' - M \times Q$ 

where

 $N' = N \times 2^{P}$ N ≥ M 80 MHz  $\leq f_{VCO} \leq$  200 MHz  $16 \le q \le 63$  $0 \le p \le 4$  $0 \le r \le 511$ 

#### Example:

for  $f_{IN} = 27$  MHz; M = 1; N = 4; Pdiv = 2; for  $f_{IN} = 27$  MHz; M = 2; N = 11; Pdiv = 2;  $\rightarrow$  f<sub>OUT</sub> = 74.25 MHz  $\rightarrow$  f<sub>OUT</sub> = 54 MHz  $\rightarrow$  f<sub>VCO</sub> = 108 MHz  $\rightarrow$  f<sub>VCO</sub> = 148.50 MHz  $\rightarrow$  P = 4 - int(log<sub>2</sub>4) = 4 - 2 = 2  $\rightarrow$  P = 4 - int(log<sub>2</sub>5.5) = 4 - 2 = 2  $\rightarrow$  N" = 4 × 2<sup>2</sup> = 16  $\rightarrow$  N" = 11 × 2<sup>2</sup> = 44  $\rightarrow$  Q = int(16) = 16  $\rightarrow$  Q = int(22) = 22  $\rightarrow$  R = 44 - 44 = 0  $\rightarrow$  R = 16 - 16 = 0

Submit Documentation Feedback 23



# **Typical Application (continued)**

The values for P, Q, R, and N' are automatically calculated when using TI Pro-Clock™ software.

### 10.2.3 Application Curves



# **11** Power Supply Recommendations

There is no restriction on the power-up sequence. In case VDDOUT is applied first, it is recommended to ground VDD. In case VDDOUT is powered while VDD is floating, there is a risk of high current flowing on the VDDOUT.

The device has a power-up control that is connected to the 1.8-V supply. This keeps the whole device disabled until the 1.8-V supply reaches a sufficient voltage level. Then the device switches on all internal components, including the outputs. If there is a VDDOUT available before the  $V_{DD}$  supply, the outputs will stay disabled until the VDD supply has reached a certain level.

# 12 Layout

## 12.1 Layout Guidelines

When the CDCEL824 is used as a crystal buffer, any parasitics across the crystal affects the pulling range of the VCXO. Therefore, care must be taken in placing the crystal units on the board. Crystals should be placed as close to the device as possible, ensuring that the routing lines from the crystal terminals to  $X_{IN}$  and  $X_{OUT}$  have the same length.

If possible, cut out both ground plane and power plane under the area where the crystal and the routing to the device are placed. In this area, always avoid routing any other signal line, as it could be a source of noise coupling.

Additional discrete capacitors can be required to meet the load capacitance specification of certain crystal. For example, a 10.7-pF load capacitor is not fully programmable on the chip, because the internal capacitor can range from 0 pF to 20 pF with steps of 1 pF. The 0.7-pF capacitor therefore can be discretely added on top of an internal 10 pF.

To minimize the inductive influence of the trace, it is recommended to place this small capacitor as close to the device as possible and symmetrically with respect to XIN and XOUT.

Figure 16 shows a conceptual layout detailing recommended placement of power supply bypass capacitors. For component side mounting, use 0402 body size capacitors to facilitate signal routing. Keep the connections between the bypass capacitors and the power supply on the device as short as possible. Ground the other side of the capacitor using a low-impedance connection to the ground plane.



# 12.2 Layout Example

| C258                                                                  | R168 C259                                                                            |
|-----------------------------------------------------------------------|--------------------------------------------------------------------------------------|
| 1<br>C2223<br>C2223<br>4<br>R166                                      | ×<br>R26                                                                             |
|                                                                       | J25<br>R182<br>R183<br>R167<br>2<br>C                                                |
| 1 Place crystal with associated load caps as close to the chip        | 2 Place series termination resistors at<br>Clock outputs to improve signal integrity |
| 3 Place bypass caps close to the device pins, ensure wide freq. range | 4 Use ferrite beads to isolate the device supply pins from board noise sources       |

Figure 16. Board Layout



# **13** Device and Documentation Support

## **13.1 Documentation Support**

### **13.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 13.3 Trademarks

Pro-Clock, E2E are trademarks of Texas Instruments.

## 13.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 13.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| CDCEL824PWR      | ACTIVE        | TSSOP        | PW                 | 16   | 2000           | RoHS & Green    | NIPDAU                        | Level-1-260C-UNLIM   | -40 to 85    | CKEL824                 | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

# TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|-----------------------------|--|

| Device      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCEL824PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

24-Feb-2022



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCEL824PWR | TSSOP        | PW              | 16   | 2000 | 367.0       | 367.0      | 35.0        |

# **PW0016A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0016A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0016A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated