UC1823A, UC2823A, UC2823B, UC3823A, UC3823B UC1825A, UC2825A, UC2825B, UC3825A, UC3825B SLUS334F - AUGUST 1995 - REVISED AUGUST 2022 # **High-Speed PWM Controller** #### 1 Features - Improved versions of the UC3823/UC3825 PWMs - Compatible with voltage-mode or current-mode control methods - Practical operation at switching frequencies to 1 - 50-ns propagation delay to output - High-current dual totem pole outputs (2-A peak) - Trimmed oscillator discharge current - Low 100-µA startup current - Pulse-by-pulse current limiting comparator - Latched overcurrent comparator with full cycle restart ### 2 Description The UC3823A and UC3823B and the UC3825A and UC3825B family of PWM controllers are improved versions of the standard UC3823 and UC3825 family. Performance enhancements have been made to several of the circuit blocks. Error amplifier gain bandwidth product is 12 MHz, while input offset voltage is 2 mV. Current limit threshold is assured to a tolerance of 5%. Oscillator discharge current is specified at 10 mA for accurate dead time control. Frequency accuracy is improved to 6%. Startup supply current, typically 100 µA, is ideal for off-line applications. The output drivers are redesigned to actively sink current during UVLO at no expense to the startup current specification. In addition each output is capable of 2-A peak currents during transitions. Functional improvements have also been implemented in this family. The UC3825 shutdown a high-speed overcurrent comparator is now comparator with a threshold of 1.2 V. The overcurrent comparator sets a latch that ensures full discharge of the soft-start capacitor before allowing a restart. While the fault latch is set, the outputs are in the low state. In the event of continuous faults, the soft-start capacitor is fully charged before discharge to insure that the fault frequency does not exceed the designed soft start period. The UC3825 CLOCK pin has become CLK/LEB. This pin combines the functions of clock output and leading edge blanking adjustment and has been buffered for easier interfacing. The UC3825A and UC3825B have dual alternating outputs and the same pin configuration of the UC3825. The UC3823A and UC3823B outputs operate in phase with duty cycles from zero to less than 100%. The pin configuration of the UC3823A and UC3823B is the same as the UC3823 except pin 11 is now an output pin instead of the reference pin to the current limit comparator. A version parts have UVLO thresholds identical to the original UC3823 and UC3825. The B versions have UVLO thresholds of 16 V and 10 V, intended for ease of use in off-line applications. Consult the application note, The UC3823A,B and UC3825A,B Enhanced Generation of PWM Controllers (SLUA125) for detailed technical and applications information. Figure 2-1. Block Diagram ## **Table of Contents** | 1 Features | 1 7.3 ACTIVE LOW OUTPUTS DURING UVLO10 | |-----------------------------------|-------------------------------------------------------| | 2 Description | 1 7.4 CONTROL METHODS | | 3 Revision History | | | 4 Ordering Information | | | 5 Pin Configuration and Functions | 3 7.7 GROUND PLANES12 | | Terminal Functions | | | 6 Specifications | | | 6.1 ABSOLUTE MAXIMUM RATINGS | | | 6.2 Thermal Information | 8.2 Receiving Notification of Documentation Updates14 | | 6.3 ELECTRICAL CHARACTERISTICS | 6 8.3 Support Resources14 | | 6.4 ELECTRICAL CHARACTERISTICS | 7 8.4 Trademarks14 | | 7 Application and Implementation | 8 8.5 Electrostatic Discharge Caution14 | | 7.1 LEADING EDGE BLANKING | | | 7.2 UVLO, SOFT-START AND FAULT | 9 Mechanical, Packaging, and Orderable Information 15 | | MANAGEMENT | | | | | # **3 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C | Changes from Revision E (September 2010) to Revision F (August 2022) | Page | |---|----------------------------------------------------------------------|------| | • | Added SOIC package | 3 | | | Added Thermal Information | | ## 4 Ordering Information | | | UVLO | | | | | | | | | | | |--------------|-----------------------|--------------------------------|----------------|-------------------------------|-----------------|----------------|-------------------------------|--|--|--|--|--| | TA | MAXIMUM<br>DUTY CYCLE | | 9.2 V / 8.4 V | | 16 V / 10 V | | | | | | | | | - A | | SOIC-16 <sup>(1)</sup><br>(DW) | PDIP-16<br>(N) | PLCC-20 <sup>(1)</sup><br>(Q) | SOIC-16<br>(DW) | PDIP-16<br>(N) | PLCC-20 <sup>(1)</sup><br>(Q) | | | | | | | 40°C to 85°C | < 100% | UC2823ADW | UC2823AN | UC2823AQ | UC2823BDW | UC2823BN | | | | | | | | 40 C to 65 C | < 50% | UC2825ADW | UC2825AN | UC2825AQ | UC2825BDW | UC2825BN | | | | | | | | 0°C to 70°C | < 100% | UC3823ADW | UC3823AN | UC3823AQ | UC3823BDW | UC3823BN | | | | | | | | 0 0 10 70 0 | < 50% | UC3825ADW | UC3825AN | UC3825AQ | UC3825BDW | UC3825BN | UC3825BQ | | | | | | <sup>(1)</sup> The DW and Q packages are also available taped and reeled. Add TR suffix to the device type (i.e., UC2823ADWR). To order quantities of 1000 devices per reel for the Q package and 2000 devices per reel for the DW package. ## **5 Pin Configuration and Functions** | т. | MAXIMUM | UVLO (9. | 2 V/8.4 V) | |---------------|------------|--------------------------------------|--------------------------------------| | TA | DUTY CYCLE | CDIP-16 (J) | LCCC-20 (L) | | 55°C to 125°C | < 100% | UC1823AJ, UC1823AJ883B, UC1823AJQMLV | UC1823AL, UC1823AL883B | | 55 C to 125 C | < 50% | UC1825AJ, UC1825AJ883B, UC1825AJQMLV | UC1825AL, UC1825AL883B, UC1825ALQMLV | Copyright © 2022 Texas Instruments Incorporated ### **Terminal Functions** | TERMINAL | | TERMINAL | | TERMINAL | | TERMINAL | | TERMINAL | | | |----------|----------------|------------|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|----------|--|----------|--|--| | | NO | <b>)</b> . | 1/0 | DESCRIPTION | | | | | | | | NAME | J, N, or<br>DW | Q or L | | | | | | | | | | CLK/LEB | 4 | 5 | 0 | Output of the internal oscillator | | | | | | | | СТ | 6 | 8 | ı | Timing capacitor connection pin for oscillator frequency programming. The timing capacitor should be connected to the device ground using minimal trace length. | | | | | | | | EAOUT | 3 | 4 | 0 | Output of the error amplifier for compensation | | | | | | | | GND | 10 | 13 | | Analog ground return pin | | | | | | | | ILIM | 9 | 12 | 1 | Input to the current limit comparator | | | | | | | | INV | 1 | 2 | I | Inverting input to the error amplifier | | | | | | | | NI | 2 | 3 | ı | Non-inverting input to the error amplifier | | | | | | | | OUTA | 11 | 14 | 0 | High current totem pole output A of the on-chip drive stage. | | | | | | | | OUTB | 14 | 18 | 0 | High current totem pole output B of the on-chip drive stage. | | | | | | | | PGND | 12 | 15 | | Ground return pin for the output driver stage | | | | | | | | RAMP | 7 | 9 | ı | Non-inverting input to the PWM comparator with 1.25-V internal input offset. In voltage mode operation, this serves as the input voltage feed-forward function by using the CT ramp. In peak current mode operation, this serves as the slope compensation input. | | | | | | | | RT | 5 | 7 | I | Timing resistor connection pin for oscillator frequency programming | | | | | | | | SS | 8 | 10 | ı | Soft-start input pin which also doubles as the maximum duty cycle clamp. | | | | | | | | VC | 13 | 17 | | Power supply pin for the output stage. This pin should be bypassed with a 0.1-μF monolithic ceramic low ESL capacitor with minimal trace lengths. | | | | | | | | VCC | 15 | 19 | | Power supply pin for the device. This pin should be bypassed with a 0.1-μF monolithic ceramic low ESL capacitor with minimal trace lengths | | | | | | | | VREF | 16 | 20 | 0 | 5.1-V reference. For stability, the reference should be bypassed with a 0.1-μF monolithic ceramic low ESL capacitor and minimal trace length to the ground plane. | | | | | | | ## **6 Specifications** ### **6.1 ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range unless otherwise noted(1) | | | | VALUE | UNIT | |--------------------|------------------------------------------|---------------|------------|------| | V <sub>IN</sub> | Supply voltage, | VC, VCC | 22 | V | | Io | Source or sink current,DC | OUTA, OUTB | 0.5 | Α | | Io | Source or sink current, pulse (0.5 μs) | OUTA, OUTB | 2.2 | Α | | | Analogianuta | INV, NI, RAMP | -0.3 to 7 | V | | | Analog inputs | ILIM, SS | -0.3 to 6 | V | | | Power ground | PGND | ±0.2 | V | | I <sub>CLK</sub> | Clock output current | CLK/LEB | -5 | mA | | I <sub>O(EA)</sub> | Error amplifier output current | EAOUT | 5 | mA | | I <sub>SS</sub> | Soft-start sink current | SS | 20 | mA | | Iosc | Oscillator charging current | RT | -5 | mA | | TJ | Operating virtual junction temperature r | ange | -55 to 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 to 150 | °C | | | Lead temperature 1,6 mm (1/16 inch) fr | -55 to 150 | °C | | | t <sub>STG</sub> | Storage temperature | | -65 to 150 | °C | | | Lead temperature 1,6 mm (1/16 inch) fr | 300 | °C | | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 Thermal Information | PACKAGE | $\theta_{JA}$ | θ <sub>JC</sub> | |---------------------|----------------------|-------------------| | J-16 | 80-120 | 28 <sup>(2)</sup> | | N-16 | 90 <sup>(1)</sup> | 45 | | DW-16 | 45-90 <sup>(1)</sup> | 25 | | PLCC-20 (Q package) | 43-75 <sup>(1)</sup> | 34 | | LCC-20 (L package) | 70-80 | 20(2) | <sup>(1)</sup> Specified θ<sub>JA</sub> (junction to ambient) is for devices mounted to 5 in FR4 PC board with one ounce copper where noted. When resistance range is given, lower values are for 5 in 2 aluminum PC board. Test PWB was 0.062" thick and typically used 0.635 mm trace widths for power packages and 1.3 mm trace widths for non-power packages with 100 x 100 mil probe land area at the end of each trace. <sup>(2)</sup> θJC data values stated were derived from MIL-STD-1835B. MIL-STD-1835B states, "The baseline values shown are worst case (mean + 2s) for a 60 x 60 mil microcircuit device silicon die and applicable for devices with die sizes up to 14400 square mils. For device die size greater than 14400 square mils use the following values; dual-in-line, 11°C/W; flat pack, 10°C/W; pin grid array, 10°C/W". ### **6.3 ELECTRICAL CHARACTERISTICS** $T_A$ = -55°C to 125°C for the UC1823A/UC1825A, $T_A$ = -40°C to 85°C for the UC2823x/UC2825x, $T_A$ = 0°C to 70°C for the UC3823x/UC3825x, $T_A$ = 3.65 k $\Omega$ , $C_T$ = 1 nF, $V_{CC}$ = 12 V, $T_A$ = $T_J$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------|-----------------------------------------------------------------------------|------|------|------|---------------| | REFER | ENCE, V <sub>REF</sub> | | | | | | | Vo | Ouput voltage range | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1 mA | 5.05 | 5.1 | 5.15 | V | | | Line regulation | 12 V ≤ VCC ≤ 20 V | | 2 | 15 | | | | Load regulation | 1 mA ≤ I <sub>O</sub> ≤ 10 mA | | 5 | 20 | mV | | | Total output variation | Line, load, temperature | 5.03 | | 5.17 | V | | | Temperature stability <sup>(1)</sup> | $T_{(min)} < T_A < T_{(max)}$ | | 0.2 | 0.4 | mV/°C | | | Output noise voltage <sup>(1)</sup> | 10 Hz < f < 10 kHz | | 50 | | $\mu V_{RMS}$ | | | Long term stability <sup>(1)</sup> | T <sub>J</sub> = 125°C, 1000 hours | | 5 | 25 | mV | | | Short circuit current | VREF = 0 V | 30 | 60 | 90 | mA | | OSCILL | LATOR | | | | | | | , | (1) | T <sub>J</sub> = 25°C | 375 | 400 | 425 | kHz | | fosc | Initial accuracy <sup>(1)</sup> | $R_T = 6.6 \text{ k}\Omega, C_T = 220 \text{ pF}, T_A = 25^{\circ}\text{C}$ | 0.9 | 1 | 1.1 | MHz | | | <del>-</del> (1) | Line, temperature | 350 | | 450 | kHz | | | Total variation <sup>(1)</sup> | $R_T = 6.6 \text{ k}\Omega, C_T = 220 \text{ pF}$ | 0.85 | | 1.15 | MHz | | | Voltage stability | 12 V < VCC < 20 V | | | 1% | | | | Temperature stability <sup>(1)</sup> | $T_{(min)} < T_A < T_{(max)}$ | | ±5% | | | | | High-level output voltage, clock | | 3.7 | 4 | | | | | Low-level output voltage, clock | | | 0 | 0.2 | | | | Ramp peak | | 2.6 | 2.8 | 3 | V | | | Ramp valley | | 0.7 | 1 | 1.25 | | | | Ramp valley-to-peak | | 1.6 | 1.8 | 2 | | | I <sub>osc</sub> | Oscillator discharge current | R <sub>T</sub> = OPEN, V <sub>CT</sub> = 2 V | 9 | 10 | 11 | mA | | ERROR | RAMPLIFIER | | | | | | | | Input offset voltage | | | 2 | 10 | mV | | | Input bias current | | | 0.6 | 3 | | | | Input offset current | | | 0.1 | 1 | μΑ | | | Open loop gain | 1 V < V <sub>O</sub> < 4 V | 60 | 95 | | | | CMRR | Common mode rejection ratio | 1.5 V < V <sub>CM</sub> < 5.5 V | 75 | 95 | | dB | | PSRR | Power supply rejection ratio | 12 V < V <sub>CC</sub> < 20 V | 85 | 110 | | | | I <sub>O(sink)</sub> | Output sink current | V <sub>EAOUT</sub> = 1 V | 1 | 2.5 | | ^ | | I <sub>O(src)</sub> | Output source current | V <sub>EAOUT</sub> = 4 V | | -1.3 | -0.5 | mA | | | High-level output voltage | I <sub>EAOUT</sub> = -0.5 mA | 4.5 | 4.7 | 5 | ١,, | | | Low-level output voltage | I <sub>EAOUT</sub> = -1 mA | 0 | 0.5 | 1 | V | | | Gain bandwidth product | f = 200 kHz | 6 | 12 | | Mhz | | | Slew rate <sup>(1)</sup> | | 6 | 9 | | V/µs | <sup>(1)</sup> Ensured by design. Not production tested. ### **6.4 ELECTRICAL CHARACTERISTICS** $T_A$ = -55°C to 125°C for the UC1823A/UC1825A, $T_A$ = -40°C to 85°C for the UC2823x/UC2825x, $T_A$ = 0°C to 70°C for the UC3823x/UC3825x, $R_T$ = 3.65 k $\Omega$ , $C_T$ = 1 nF, $V_{CC}$ = 12 V, $T_A$ = $T_J$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------|-------------------------------------------|-----------------------------------------------------------------|------|------|------|------| | PWM | COMPARATOR | | | | | | | I <sub>BIAS</sub> | Bias current, RAMP | V <sub>RAMP</sub> = 0 V | | -1 | -8 | μA | | | Minimum duty cycle | | | | 0% | | | | Maximum duty cycle | | 85% | | | | | t <sub>LEB</sub> | Leading edge blanking time | $R_{LEB}$ = 2 k $\Omega$ , $C_{LEB}$ = 470 pF | 300 | 375 | 450 | ns | | R <sub>LEB</sub> | Leading edge blanking resistance | V <sub>CLK/LEB</sub> = 3 V | 8.5 | 10.0 | 11.5 | kΩ | | $V_{ZDC}$ | Zero dc threshold voltage, EAOUT | V <sub>RAMP</sub> = 0 V | 1.10 | 1.25 | 1.4 | V | | t <sub>DELAY</sub> | Delay-to-output time <sup>(1)</sup> | V <sub>EAOUT</sub> = 2.1 V, V <sub>ILIM</sub> = 0 V to 2 V step | | 50 | 80 | ns | | CURR | ENT LIMIT / START SEQUENCE / FA | AULT | | | | | | I <sub>SS</sub> | Soft-start charge current | V <sub>SS</sub> = 2.5 V | 8 | 14 | 20 | μA | | $V_{SS}$ | Full soft-start threshold voltage | | 4.3 | 5 | | V | | I <sub>DSCH</sub> | Restart discharge current | V <sub>SS</sub> = 2.5 V | 100 | 250 | 350 | μA | | I <sub>SS</sub> | Restart threshold voltage | | | 0.3 | 0.5 | V | | I <sub>BIAS</sub> | ILIM bias current | V <sub>ILIM</sub> = 0 V to 2 V step | | | 15 | μΑ | | I <sub>CL</sub> | Current limit threshold voltage | | 0.95 | 1 | 1.05 | V | | | Overcurrent threshold voltage | | 1.14 | 1.2 | 1.26 | V | | t <sub>d</sub> | Delay-to-output time, ILIM <sup>(1)</sup> | V <sub>ILIM</sub> = 0 V to 2 V step | | 50 | 80 | ns | | OUTP | UT | | | | • | | | | Low lovel output acturation voltage | I <sub>OUT</sub> = 20 mA | | 0.25 | 0.4 | | | | Low-level output saturation voltage | I <sub>OUT</sub> = 200 mA | | 1.2 | 2.2 | V | | | High level subsubsection values | I <sub>OUT</sub> = -20 mA | | 1.9 | 2.9 | V | | | High-level output saturation voltage | I <sub>OUT</sub> = -200 mA | | 2 | 3 | | | t <sub>r</sub> , t <sub>f</sub> | Rise/fall time <sup>(1)</sup> | C <sub>L</sub> = 1 nF | | 20 | 45 | ns | | UNDE | RVOLTAGE LOCKOUT (UVLO) | | | | | | | | | UC2823B, UC2825B, UC3825B, UC3825B | | 16 | 17 | | | | Start threshold voltage | UC1823A, UC1825A, UC2823A, UC2825A UC3825A, UC3825A | 8.4 | 9.2 | 9.6 | | | | Stop threshold voltage | UC2823B, UC2825B, UC3825B, UC3825B | 9 | 10 | | V | | | OVLO hysteresis | UC1823A, UC1825A, UC2823A, UC2825A UC3825A, UC3825A | 0.4 | 0.8 | 1.2 | | | | • | UC2823B, UC2825B, UC3825B, UC3825B | 5 | 6 | 7 | | | SUPP | LY CURRENT | | | | | | | I <sub>su</sub> | Startup current | VC = VCC = V <sub>TH</sub> (start) –0.5 V | | 100 | 300 | μΑ | | I <sub>CC</sub> | Input current | | | 28 | 36 | mA | <sup>(1)</sup> Ensured by design. Not production tested. ## 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 7.1 LEADING EDGE BLANKING The UC3823A, UC2823B, UC3825A, and UC3825B perform fixed frequency pulse width modulation control. The UC3823A, and UC3823B outputs operate together at the switching frequency and can vary from zero to some value less than 100%. The UC3825A and UC3825B outputs are alternately controlled. During every other cycle, one output is off. Each output then switches at one-half the oscillator frequency, varying in duty cycle from 0 to less than 50%. To limit maximum duty cycle, the internal clock pulse blanks both outputs low during the discharge time of the oscillator. On the falling edge of the clock, the appropriate output(s) is driven high. The end of the pulse is controlled by the PWM comparator, current limit comparator, or the overcurrent comparator. Normally the PWM comparator senses a ramp crossing a control voltage (error amplifier output) and terminates the pulse. Leading edge blanking (LEB) causes the PWM comparator to be ignored for a fixed amount of time after the start of the pulse. This allows noise inherent with switched mode power conversion to be rejected. The PWM ramp input may not require any filtering as result of leading edge blanking. To program a leading edge blanking (LEB) period, connect a capacitor, C, to CLK/LEB. The discharge time set by C and the internal 10-k $\Omega$ resistor determines the blanked interval. The 10-k $\Omega$ resistor has a 10% tolerance. For more accuracy, an external 2-k $\Omega$ 1% resistor (R) can be added, resulting in an equivalent resistance of 1.66 k $\Omega$ with a tolerance of 2.4%. The design equation is: $$t_{LEB} = 0.5 \times (R \parallel 10 \text{ k}\Omega) \times C \tag{1}$$ Values of R less than 2 k $\Omega$ should not be used. Leading edge blanking is also applied to the current limit comparator. After LEB, if the ILIM pin exceeds the 1-V threshold, the pulse is terminated. The overcurrent comparator, however, is not blanked. It catches catastrophic overcurrent faults without a blanking delay. Any time the ILIM pin exceeds 1.2 V, the fault latch is set and the outputs driven low. For this reason, some noise filtering may be required on the ILIM pin. UDG-95105 Figure 7-1. Leading Edge Blanking Operational Waveforms ### 7.2 UVLO, SOFT-START AND FAULT MANAGEMENT Soft-start is programmed by a capacitor on the SS pin. At power up, SS is discharged. When SS is low, the error amplifier output is also forced low. While the internal 9-µA source charges the SS pin, the error amplifier output follows until closed loop regulation takes over. Anytime ILIM exceeds 1.2 V, the fault latch is set and the output pins are driven low. The soft-start cap is then discharged by a 250-µA current sink. No more output pulses are allowed until soft-start is fully discharged and ILIM is below 1.2 V. At this point the fault latch resets and the chip executes a soft-start. Should the fault latch get set during soft-start, the outputs are immediately terminated, but the soft-start capacitor does not discharge until it has been fully charged first. This results in a controlled hiccup interval for continuous fault conditions. UDG-95106 Figure 7-2. Soft-Start and Fault Waveforms #### 7.3 ACTIVE LOW OUTPUTS DURING UVLO The UVLO function forces the outputs to be low and considers both VCC and VREF before allowing the chip to operate. ### 7.4 CONTROL METHODS Figure 7-5. Control Methods #### 7.5 SYNCHRONIZATION The oscillator can be synchronized by an external pulse inserted in series with the timing capacitor. Program the free running frequency of the oscillator to be 10% to 15% slower than the desired synchronous frequency. The pulse width should be greater than 10 ns and less than half the discharge time of the oscillator. The rising edge of the CLK/LEB pin can be used to generate a synchronizing pulse for other chips. Note that the CLK/LEB pin no longer accepts an incoming synchronizing signal. Figure 7-8. Operational Waveforms #### 7.6 HIGH CURRENT OUTPUTS Each totem pole output of the UC3823A and UC3823AB, UC3825A, and UC3825B can deliver a 2-A peak current into a capacitive load. The output can slew a 1000-pF capacitor by 15 V in approximately 20 ns. Separate collector supply (VC) and power ground (PGND) pins help decouple the device's analog circuitry from the high-power gate drive noise. The use of 3-A Schottky diodes (1N5120, USD245, or equivalent) as shown in the Figure 7-10 from each output to both VC and PGND are recommended. The diodes clamp the output swing to the supply rails, necessary with any type of inductive/capacitive load, typical of a MOSFET gate. Schottky diodes must be used because a low forward voltage drop is required. DO NOT USE standard silicon diodes. Although they are *single-ended* devices, two output drivers are available on the UC3823A and UC3823B devices. These can be *paralleled* by the use of a 0.5 $\Omega$ (noninductive) resistor connected in series with each output for a combined peak current of 4 A. Figure 7-9. Power MOSFET Drive Circuit #### 7.7 GROUND PLANES Each output driver of these devices is capable of 2-A peak currents. Careful layout is essential for correct operation of the chip. A ground plane must be employed. A unique section of the ground plane must be designated for high di/dt currents associated with the output stages. This point is the power ground to which the PGND pin is connected. Power ground can be separated from the rest of the ground plane and connected at a single point, although this is not necessary if the high di/dt paths are well understood and accounted for. VCC should be bypassed directly to power ground with a good high frequency capacitor. The sources of the power MOSFET should connect to power ground as should the return connection for input power to the system and the bulk input capacitor. The output should be clamped with a high current Schottky diode to both VCC and PGND. Nothing else should be connected to power ground. VREF should be bypassed directly to the signal portion of the ground plane with a good high frequency capacitor. Low ESR/ESL ceramic 1-mF capacitors are recommended for both VCC and VREF. All analog circuitry should likewise be bypassed to the signal ground plane. Figure 7-10. Ground Planes Diagram UDG-95115 ### 7.8 OPEN LOOP TEST CIRCUIT This test fixture is useful for exercising many functions of this device family and measuring their specifications. As with any wideband circuit, careful grounding and bypass procedures should be followed. The use of a ground plane is highly recommended. Figure 7-11. Open Loop Test Circuit Schematic ## 8 Device and Documentation Support ### 8.1 Documentation Support ## 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 9 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 4-Sep-2022 ## **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|-----------------------------------------|---------| | 5962-87681022A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>87681022A<br>UC1825AL/<br>883B | Samples | | 5962-8768102EA | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8768102EA<br>UC1825AJ/883B | Samples | | 5962-89905022A | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>89905022A<br>UC1823AL/<br>883B | Samples | | 5962-8990502EA | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8990502EA<br>UC1823AJ/883B | Samples | | 5962-8990502VEA | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8990502VE<br>A<br>UC1823AJQMLV | Samples | | UC1823AJ | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | UC1823AJ | Samples | | UC1823AJ883B | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8990502EA<br>UC1823AJ/883B | Samples | | UC1823AL | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | UC1823AL | Samples | | UC1823AL883B | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>89905022A<br>UC1823AL/<br>883B | Samples | | UC1825AJ | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | UC1825AJ | Samples | | UC1825AJ883B | ACTIVE | CDIP | J | 16 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-8768102EA<br>UC1825AJ/883B | Samples | | UC1825AL | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | UC1825AL | Samples | | UC1825AL883B | ACTIVE | LCCC | FK | 20 | 1 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 5962-<br>87681022A<br>UC1825AL/<br>883B | Samples | www.ti.com 4-Sep-2022 | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | UC2823ADW | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2823ADW | Samples | | UC2823ADWTR | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2823ADW | Samples | | UC2823AN | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | UC2823AN | Samples | | UC2823BDW | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2823BDW | Samples | | UC2825ADW | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825ADW | Samples | | UC2825ADWG4 | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825ADW | Samples | | UC2825ADWTR | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825ADW | Samples | | UC2825ADWTRG4 | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825ADW | Samples | | UC2825AN | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | UC2825AN | Samples | | UC2825ANG4 | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | UC2825AN | Samples | | UC2825BDW | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825BDW | Samples | | UC2825BDWG4 | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | UC2825BDW | Samples | | UC2825BN | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -40 to 85 | UC2825BN | Samples | | UC3823ADW | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3823ADW | Samples | | UC3823ADWTR | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3823ADW | Samples | | UC3823AN | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | UC3823AN | Samples | | UC3823BDW | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3823BDW | Samples | | UC3823BDWTR | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3823BDW | Samples | | UC3825ADW | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825ADW | Samples | | UC3825ADWG4 | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825ADW | Samples | | UC3825ADWTR | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825ADW | Samples | www.ti.com 4-Sep-2022 | Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | UC3825ADWTRG4 | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825ADW | Samples | | UC3825AN | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | UC3825AN | Samples | | UC3825ANG4 | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | UC3825AN | Samples | | UC3825BDW | ACTIVE | SOIC | DW | 16 | 40 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825BDW | Samples | | UC3825BDWTR | ACTIVE | SOIC | DW | 16 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | 0 to 70 | UC3825BDW | Samples | | UC3825BN | ACTIVE | PDIP | N | 16 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | 0 to 70 | UC3825BN | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## PACKAGE OPTION ADDENDUM www.ti.com 4-Sep-2022 **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF UC1823A, UC1823A-SP, UC1825A, UC2825A, UC3823A, UC3825A: Catalog: UC3823A, UC1823A, UC3825A Automotive : UC2825A-Q1 ■ Enhanced Product : UC2825A-EP Military: UC1823A, UC1825A • Space : UC1823A-SP, UC1825A-SP NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications - Space Radiation tolerant, ceramic packaging and qualified for use in Space-based application **PACKAGE MATERIALS INFORMATION** www.ti.com 9-Aug-2022 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UC2823ADWTR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | UC2825ADWTR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | UC3823ADWTR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | UC3823BDWTR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | UC3825ADWTR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | UC3825BDWTR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | www.ti.com 9-Aug-2022 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | UC2823ADWTR | SOIC | DW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | UC2825ADWTR | SOIC | DW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | UC3823ADWTR | SOIC | DW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | UC3823BDWTR | SOIC | DW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | UC3825ADWTR | SOIC | DW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | UC3825BDWTR | SOIC | DW | 16 | 2000 | 356.0 | 356.0 | 35.0 | www.ti.com 9-Aug-2022 ### **TUBE** ### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-87681022A | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | 5962-89905022A | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | UC1823AL | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | UC1823AL883B | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | UC1825AJ | J | CDIP | 16 | 1 | 506.98 | 15.24 | 13440 | NA | | UC1825AL | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | UC1825AL883B | FK | LCCC | 20 | 1 | 506.98 | 12.06 | 2030 | NA | | UC2823ADW | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC2823AN | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | UC2823BDW | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC2825ADW | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC2825ADWG4 | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC2825AN | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | UC2825ANG4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | UC2825BDW | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC2825BDWG4 | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC2825BN | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | UC3823ADW | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC3823AN | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | UC3823BDW | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC3825ADW | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC3825ADWG4 | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC3825AN | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | UC3825ANG4 | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | | UC3825BDW | DW | SOIC | 16 | 40 | 507 | 12.83 | 5080 | 6.6 | | UC3825BN | N | PDIP | 16 | 25 | 506 | 13.97 | 11230 | 4.32 | ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated