# Buck Regulator, Synchronous, 15 A #### **Description** The FAN23SV65A is a highly efficient synchronous buck regulator. The regulator is capable of operating with an input range from 7 V to 24 V and supporting up to 15 A continuous load currents. The device can operate from a 5 V rail ( $\pm 10\%$ ) if V<sub>IN</sub>, P<sub>VIN</sub>, and P<sub>VCC</sub> are connected together to bypass the internal linear regulator. The FAN23SV65A utilizes ON Semiconductor's constant on-time control architecture to provide excellent transient response and to maintain a relatively constant switching frequency. This device utilizes Pulse Frequency Modulation (PFM) mode to maximize light-load efficiency by reducing switching frequency when the inductor is operating in discontinuous conduction mode at light loads, while clamping the minimum frequency above the audible range with ultrasonic mode. Switching frequency and over-current protection can be programmed to provide a flexible solution for various applications. Output over-voltage, under-voltage, over-current, and thermal shutdown protections help prevent damage to the device during fault conditions. After thermal shutdown is activated, a hysteresis feature restarts the device when normal operating temperature is reached. #### Features - V<sub>IN</sub> Range: 7 V to 24 V Using Internal Linear Regulator for Bias - V<sub>IN</sub> Range: 4.5 V to 5.5 V with V<sub>IN</sub>/P<sub>VIN</sub>/P<sub>VCC</sub> Connected to Bypass Internal Regulator - High Efficiency: Over to 96% Peak - Continuous Output Current: 15 A - Internal Linear Bias Regulator - Accurate Enable Facilitates V<sub>IN</sub> UVLO Functionality - PFM Mode for Light-Load Efficiency - Excellent Line and Load Transient Response - Precision Reference: ±1% Over Temperature - Output Voltage Range: 0.6 to 5.5 V - Programmable Frequency: 200 kHz to 1 MHz - Programmable Soft-Start - Low Shutdown Current - Adjustable Sourcing Current Limit - Internal Boot Diode - Thermal Shutdown - Halogen and Lead Free, RoHS Compliant #### **Applications** - Mainstream Notebooks - Servers and Desktop Computers - Game Consoles - Telecommunications - Storage - Base Stations #### ON Semiconductor® www.onsemi.com PQFN34 CASE 483AM #### MARKING DIAGRAM \$Y&Z&3&K FAN23 SV65A \$Y = Logo &Z = Assembly Plant Code &3 = Numeric Date Code &K = Lot Code FAN23SV65A = Specific Device Code #### **ORDERING INFORMATION** See detailed ordering and shipping information on page 2 of this data sheet. #### **ORDERING INFORMATION** | Part Number | Configuration | Operating<br>Temperature Range | Output Current (A) | Package | |---------------|--------------------------|--------------------------------|--------------------|-----------------------------------| | FAN23SV65AMPX | PFM with Ultrasonic Mode | –40 to 125°C | 15 | 34–Lead,<br>PQFN, 5.5 mm x 5.0 mm | # **TYPICAL APPLICATION DIAGRAMS** Figure 1. Typical Application with $V_{\text{IN}}$ = 19 V Figure 2. Typical Application with $V_{IN} = 5 V$ # **FUNCTIONAL BLOCK DIAGRAM** Figure 3. Block Diagram # **PIN CONFIGURATION** Figure 4. Pin Assignment (Bottom View) Figure 5. Pin Assignment (Top View) # **PIN DEFINITIONS** | Name | Pad / Pin | Description | |-------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PVIN | P2, 5-11 | Power input for the power stage | | VIN | 1 | Power input to the linear regulator; used in the modulator for input voltage feed-forward | | PVCC | 25 | Power output of the linear regulator; directly supplies power for the low-side gate driver and boot diode. Can be connected to VIN and PVIN for operation from 5 V rail | | VCC | 26 | Power supply input for the controller | | PGND | 18–21 | Power ground for the low-side power MOSFET and for the low-side gate driver | | AGND | P1, 4, 23 | Analog ground for the analog portions of the IC and for substrate | | SW | P3, 2, 12–17, 22 | Switching node; junction between high-and low-side MOSFETs | | ВООТ | 3 | Supply for high-side MOSFET gate driver. A capacitor from BOOT to SW supplies the charge to turn on the N-channel high-side MOSFET. During the freewheeling interval (low-side MOSFET on), the high-side capacitor is recharged by an internal diode connected to PVCC | | ILIM | 24 | Current limit. A resistor between ILIM and SW sets the current limit threshold | | FB | 27 | Output voltage feedback to the modulator | | EN | 29 | Enable input to the IC. Pin must be driven logic high to enable, or logic low to disable | | SS | 31 | Soft-start input to the modulator | | FREQ | 32 | On-time and frequency programming pin. Connect a resistor between FREQ and AGND to program on-time and switching frequency | | PGOOD | 30 | Power good; open-drain output indicating V <sub>OUT</sub> is within set limits | | NC | 28, 33–34 | Leave pin open or connect to AGND | # ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25°C, Unless otherwise specified) | Symbol | Parameter | Conditions | Min. | Max. | Unit | |--------------------|-------------------------|-----------------------------------|------|------|------| | V <sub>PVIN</sub> | Power Input | Referenced to PGND | -0.3 | 30.0 | V | | V <sub>IN</sub> | Modulator Input | Referenced to AGND | -0.3 | 30.0 | V | | V <sub>BOOT</sub> | Boot Voltage | Referenced to PVCC | -0.3 | 30.0 | V | | | | Referenced to PVCC, < 20 ns | -0.3 | 33.0 | V | | $V_{SW}$ | SW Voltage to GND | Referenced to PGND, AGND | -1 | 30.0 | V | | | | Referenced to PGND, AGND < 20 ns | -5 | 30.0 | V | | | Boot to SW Voltage | Referenced to SW | -0.3 | 6.0 | V | | V <sub>BOOT</sub> | Boot to PGND | Referenced to PGND | -0.3 | 30 | V | | $V_{PVCC}$ | Gate Drive Supply Input | Referenced to PGND, AGND | -0.3 | 6.0 | V | | V <sub>VCC</sub> | Controller Supply Input | Referenced to PGND, AGND | -0.3 | 6.0 | V | | V <sub>ILIM</sub> | Current Limit Input | Referenced to AGND | -0.3 | 6.0 | V | | V <sub>FB</sub> | Output Voltage Feedback | Referenced to AGND | -0.3 | 6.0 | ٧ | | V <sub>EN</sub> | Enable Input | Referenced to AGND | -0.3 | 6.0 | ٧ | | V <sub>SS</sub> | Soft Start Input | Referenced to AGND | -0.3 | 6.0 | ٧ | | V <sub>FREQ</sub> | Frequency Input | Referenced to AGND | -0.3 | 6.0 | V | | V <sub>PGOOD</sub> | Power Good Output | Referenced to AGND | -0.3 | 6.0 | ٧ | | ESD | Electrostatic Discharge | Human Body Model, JESD22-A114 | | 1000 | V | | | | Charged Device Model, JESD22-C101 | | 2500 | ٧ | | TJ | Junction Temperature | | | +150 | °C | | T <sub>STG</sub> | Storage Temperature | | -55 | +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. # RECOMMENDED OPERATING CONDITIONS | Symbol | Parameter | Conditions | Min | Max. | Unit | |----------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|-----|------|------| | V <sub>PVIN</sub> | Power Input | Referenced to PGND | 7 | 24 | V | | $V_{IN}$ | Modulator Input | Referenced to AGND | 7 | 24 | V | | TJ | Junction Temperature | | -40 | +125 | °C | | I <sub>LOAD</sub> | Load Current | T <sub>A</sub> = 25°C, No Airflow | | 20 | Α | | VPVIN, VIN,<br>VPVCC | PV <sub>IN</sub> , V <sub>IN</sub> , and Gate Drive Supply Input | V <sub>PVIN</sub> , V <sub>IN</sub> , V <sub>PVCC</sub> Connected for 5 V<br>Rail Operation and Referenced to<br>PGND, AGND | 4.5 | 5.5 | V | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. # THERMAL CHARACTERISTICS (The thermal characteristics were evaluated on a 4-layer pcb structure (1 oz/1 oz/1 oz/1 oz) measuring 7 cm x 7 cm). | Symbol | Parameter | Тур. | Unit | |-------------------|-----------------------------------------------------------------------------|------|------| | $\theta_{\sf JA}$ | Thermal Resistance, Junction-to-Ambient | 35 | °C/W | | $\theta_{\sf JC}$ | θ <sub>JC</sub> Thermal Characterization Parameter, Junction-to-Top of Case | | °C/W | | θЈРСВ | Thermal Characterization Parameter, Junction-to-PCB | 2.3 | °C/W | # **ELECTRICAL CHARACTERISTICS** (Unless otherwise noted; $V_{IN} = 12 \text{ V}$ , $V_{OUT} = 1.2 \text{ V}$ , and $T_A = T_J = -40 \text{ to } +125 ^{\circ}\text{C}$ . (Note 2) | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |-----------------------|---------------------------------------------------|-----------------------------------------------------------------------|------|------|------|--------| | SUPPLY CURR | ENT | | | - | • | - | | I <sub>VIN,SD</sub> | Shutdown Current | EN = 0 V | | | 16 | μΑ | | I <sub>VIN,Q</sub> | Quiescent Current | EN = 5 V, Not Switching | | | 1.8 | mA | | VIN,GateCharge | Gate Charge Current | EN =5 V, f <sub>sw</sub> = 500 kHz | | 22 | | mA | | INEAR REGUL | _ATOR | | | | • | 1 | | V <sub>REG</sub> | Regulator Output Voltage | | 4.75 | 5.05 | 5.25 | V | | I <sub>REG</sub> | Regulator Current Limit | | 60 | | | mA | | REFERENCE, F | EEDBACK COMPARATOR | | | | • | • | | V <sub>FB</sub> | FB Voltage Trip Point | | 590 | 596 | 602 | mV | | I <sub>FB</sub> | FB Pin Bias Current | | -100 | 0 | 100 | nA | | MODULATOR | | | | | • | • | | t <sub>ON</sub> | On-Time Accuracy | $R_{FREQ}$ = 56.2 kΩ,<br>$V_{IN}$ =10 V,<br>$t_{ON}$ =250 ns, No Load | -20 | | 20 | % | | t <sub>OFF,MIN</sub> | Minimum SW Off-Time | | | 320 | 374 | ns | | t <sub>ON,MIN</sub> | Minimum SW On-Time | | | 45 | | ns | | D <sub>MIN</sub> | Minimum Duty Cycle | FB = 1 V | | 0 | | % | | f <sub>MINF</sub> | Minimum Frequency Clamp | | 18.2 | 25.4 | 32.7 | kHz | | SOFT-START | | | | | | | | I <sub>SS</sub> | Soft-Start Current | SS = 0.5 V | 7 | 10 | 13 | μΑ | | t <sub>ON,SSMOD</sub> | SS On-Time Modulation | SS < 0.6 V | 25 | | 100 | % | | VSSCLAMP,NOM | Nominal Soft-Start Voltage<br>Clamp | V <sub>FB</sub> = 0.6 V | | 400 | | mV | | VSSCLAMP,OVL | Soft-Start Voltage Clamp in<br>Overload Condition | V <sub>FB</sub> =0.3 V,<br>OC Condition | | 40 | | mV | | PFM ZERO-CR | OSSING DETECTION COMPAR | ATOR | | | | | | $V_{OFF}$ | ZCD Offset Voltage | $T_A = T_J = 25^{\circ}C$ | -6 | | 0 | mV | | CURRENT LIMI | т | | | | | | | I <sub>LIM</sub> | Valley Current Limit Accuracy | T <sub>A</sub> = T <sub>J</sub> = 25°C,<br>IVALLEY=18 A | -10 | | 10 | % | | VILIM,OFFSET | Comparator Offset | | -1 | | 1 | mV | | K <sub>ILIM</sub> | I <sub>LIM</sub> Set-Point Scale Factor | | | 85 | | | | I <sub>LIMTC</sub> | Temperature Coefficient | | | 4000 | | ppm/°C | **ELECTRICAL CHARACTERISTICS** (Unless otherwise noted; $V_{IN} = 12 \text{ V}$ , $V_{OUT} = 1.2 \text{ V}$ , and $T_A = T_J = -40 \text{ to } +125^{\circ}\text{C}$ . (Note 2) | Symbol | Parameter | Condition | Min. | Тур. | Max. | Unit | |----------------------|---------------------------------------|------------------------|------|------|------|------| | NABLE | | | | • | • | | | V <sub>TH+</sub> | Rising Threshold | | 1.11 | 1.26 | 1.43 | V | | V <sub>HYST</sub> | Hysteresis | | | 122 | | mV | | V <sub>TH</sub> - | Falling Threshold | | 1.00 | 1.14 | 1.28 | ٧ | | V <sub>ENCLAMP</sub> | Enable Voltage Clamp | IEN = 20 μA | 4.3 | 4.5 | | ٧ | | I <sub>ENCLAMP</sub> | Clamp Current | | | | 24 | μΑ | | I <sub>ENLK</sub> | Enable Pin Leakage | EN = 1.2 V | | | 100 | nA | | I <sub>ENLK</sub> | Enable Pin Leakage | EN = 5 V | | | 76 | μΑ | | VLO | | | | | | | | V <sub>ON</sub> | V <sub>CC</sub> Good Threshold Rising | | | | 4.4 | V | | V <sub>HYS</sub> | Hysteresis Voltage | | | 160 | | mV | | AULT PROTE | CTION | | | | | | | V <sub>UVP</sub> | PGOOD UV Trip Point | On FB Falling | 86 | 89 | 92 | % | | V <sub>VOP1</sub> | PGOOD OV Trip Point | On FB Rising | 108 | 111 | 115 | % | | V <sub>OVP2</sub> | Second OV Trip Point | On FB Rising; LS = On | 118 | 122 | 125 | % | | R <sub>PGOOD</sub> | PGOOD Pull-Down Resistance | IPGOOD = 2 mA | | | 125 | Ω | | tpg,ssdelay | PGOOD Soft-Start Delay | | 0.82 | 1.42 | 2.03 | ms | | I <sub>PG,LEAK</sub> | PGOOD Leakage Current | | | | 1 | μΑ | | HERMAL SHU | JTDOWN | | | | | | | T <sub>OFF</sub> | Thermal Shutdown Trip Point (Note 1) | | | 155 | | °C | | T <sub>HYS</sub> | Hysteresis (Note 1) | | | 15 | | °C | | NTERNAL BO | OTSTRAP DIODE | | | | | | | V <sub>FBOOT</sub> | Forward Voltage | I <sub>F</sub> = 10 mA | | | 0.6 | V | | I <sub>R</sub> | Reverse Leakage | V <sub>R</sub> = 24 V | | | 1000 | μΑ | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. Guaranteed by design; not production tested. Device is 100% production tested at T<sub>A</sub> = 25°C. Limits over that temperature are guaranteed by design. #### TYPICAL PERFORMANCE CHARACTERISTICS Figure 6. Efficiency vs. Load Current with $V_{IN} = 19 \text{ V}$ and $f_{SW} = 500 \text{ kHz}$ Figure 7. Efficiency vs. Load Current with $V_{IN}$ = 12 V and $f_{SW}$ = 500 kHz Figure 8. Efficiency vs. Load Current with $V_{\text{IN}}$ = 19 V and $V_{\text{OUT}}$ = 1.2 V Figure 9. Efficiency vs. Load Current with $V_{IN}$ = 12 V and $V_{OUT}$ = 1.2 V Figure 10. Efficiency vs. Load Current with V<sub>IN</sub> = 19 V Figure 11. Efficiency vs. Load Current with $V_{IN} = 12 \text{ V}$ # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Figure 12. Case Temperature Rise vs. Load Current on 4 Layer PCB, 1 oz Copper, 7 cm x 7 cm Figure 13. Case Temperature Rise vs. Load Current on 4 Layer PCB, 1 oz Copper, 7 cm x 7 cm Figure 14. Load Regulation Figure 15. Line Regulation Figure 16. Startup Waveforms with 0 A Load Current Figure 17. Startup Waveforms with 15 A Load Current # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Figure 18. Shutdown Waveforms with 15 A Load Current Figure 19. Startup Waveforms with Pre-Bias Voltage on Output Figure 20. Static Load Ripple at No Load Figure 21. Static Load Ripple at Full Load Figure 22. Operation as Load Changes from 0 A to 3 A Figure 23. Operation as Load Changes from 3 A to 0 A # TYPICAL PERFORMANCE CHARACTERISTICS (continued) Figure 24. Load Transient from 0% to 50% Load Current Figure 25. Load Transient from 50% to 100% Load Current Figure 26. Over-Current Protection with Heavy Load Figure 27. Over-Voltage Protection Level 1 and Level 2 #### **CIRCUIT OPERATION** The FAN23SV65A uses a constant on–time modulation architecture with a VIN feed–forward input to accommodate a wide VIN range. This method provides fixed switching frequency (f<sub>SW</sub>) operation when the inductor operates in Continuous Conduction Mode (CCM) and variable frequency when operating in Pulse Frequency Mode (PFM) at light loads. Additional benefits include excellent line and load transient response, cycle–by–cycle current limiting, and no loop compensation is required. At the beginning of each cycle, FAN23SV65A turns on the high–side MOSFET (HS) for a fixed duration ( $t_{ON}$ ). At the end of $t_{ON}$ , HS turns off for a duration ( $t_{OFF}$ ) determined by the operating conditions. Once the FB voltage ( $V_{FB}$ ) falls below the reference voltage ( $V_{REF}$ ), a new switching cycle begins. The modulator provides a minimum off-time (toff-MIN) of 320 ns to provide a guaranteed interval for low-side MOSFET (LS) current sensing and PFM operation. Toffmin is also used to provide stability against multiple pulsing and limits maximum switching frequency during transient events. #### **Enable** The enable pin can be driven with an external logic signal, connected to a resistive divider from PVIN/Vin to ground to create an Under-Voltage Lockout (UVLO) based on the PVIN/VIN supply, or connected to PVIN/VIN through a single resistor to auto-enable while operating within the EN pin internal clamp current sink capability. The EN pin can be directly driven by logic voltages of 5 V, 3.3 V, 2.5 V, etc. If the EN pin is driven by 5 V logic, a small current flows into the pin when the EN pin voltage exceeds the internal clamp voltage of 4.3 V. To eliminate clamp current flowing into the EN pin use a voltage divider to limit the EN pin voltage to < 4 V. To implement the UVLO function based on PVIN/VIN voltage level, select values for R7 and R8 in Figure 1 such that the tap point reaches 1.26 V when $V_{\text{IN}}$ reaches the desired startup level using the following equation: $$R7 = R8 \left( \frac{V_{IN,on}}{V_{EN,on}} - 1 \right)$$ (eq. 1) where $V_{\text{IN,on}}$ is the input voltage for startup and $V_{\text{EN,on}}$ is the EN pin rising threshold of 1.26 V. With R8 selected as $10~\text{k}\Omega$ , and $V_{\text{IN,on}}$ = 9 V the value of R7 is 61.9 k $\Omega$ . The EN pin can be pulled high with a single resistor connected from VIN to the EN pin. With VIN > 5.5 V a series resistor is required to limit the current flow into the EN pin clamp to less than 24 $\mu A$ to keep the internal clamp within normal operating range. The resistor value can be calculated from the following equation: $$R_{EN} > \frac{V_{IN,max} - V_{EN,Clamp,min}}{22 \,\mu\text{A}} \tag{eq. 2}$$ #### **Constant On-time Modulation** The FAN23SV65A uses a constant on–time modulation technique, in which the HS MOSFET is turned on for a fixed time, set by the modulator, in response to the input voltage and the frequency setting resistor. This on–time is proportional to the desired output voltage, divided by the input voltage. With this proportionality, the frequency is essentially constant over the load range where inductor current is continuous. For buck converter in Continuous–Conduction Mode (CCM), the switching frequency f<sub>SW</sub> is expressed as: $$f_{SW} = \frac{V_{OUT}}{V_{IN} \times t_{ON}}$$ (eq. 3) The on-time generator sets the on-time (ton) for the high-side MOSFET, which results in the switching frequency of the regulator during steady-state operation. To maintain a relatively constant switching frequency over a wide range of input conditions, the input voltage information is fed into the on-time generator. ton is determined by: $$t_{ON} = \frac{C_{tON}}{I_{tON}} \times 2 V$$ (eq. 4) where Iton is: $$I_{tON} = \frac{1}{10} \times \frac{V_{IN}}{R_{FREQ}}$$ (eq. 5) where $R_{FREQ}$ is the frequency–setting resistor described in the Setting Switching Frequency section; $C_{tON}$ is the internal 2.2 pF capacitor; and $I_{tON}$ is the $V_{IN}$ feed–forward current that generates the on–time. The FAN23SV65A implements open–circuit detection on the FREQ pin to protect the output from an infinitely long on–time. In the event the FREQ pin is left floating, switching of the regulator is disabled. The FAN23SV65A is designed for $V_{IN}$ input range 7 to 24 V, $f_{SW}$ 200 kHz to 1 MHz, resulting in an $I_{tON}$ ratio exceeding 1 to 15. As the ratio of $V_{OUT}$ to $V_{IN}$ increases, $t_{OFF,min}$ introduces a limit on the maximum switching frequency as calculated in the following equation, where the factor 1.2 is included in the denominator to provide some headroom for transient operation: $$f_{SW} = < \frac{\left(1 - \frac{V_{OUT}}{V_{in,min}}\right)}{1.2 \times t_{OFF,min}}$$ (eq. 6) #### Soft-Start (SS) A conventional soft-start ramp is implemented to provide a controlled startup sequence of the output voltage. A current is generated on the SS pin to charge an external capacitor. The lesser of the voltage on the SS pin and the reference voltage is used for output regulation. To reduce $V_{OUT}$ ripple and achieve a smoother ramp of the output voltage, $t_{ON}$ is modulated during soft–start. $T_{ON}$ starts at 50% of the steady–state on–time (PWM Mode) and ramps up to 100% gradually. During normal operation, the SS voltage is clamped to 400 mV above the FB voltage. The clamp voltage drops to 40 mV during an overload condition to allow the converter to recover using the soft–start ramp once the overload condition is removed. On–time modulation during SS is disabled when an overload condition exists. To maintain a monotonic soft-start ramp, the regulator is forced into PFM Mode during soft-start. The minimum frequency clamp is disabled during soft-start. The nominal startup time is programmable through an internal current source charging the external soft–start capacitor $C_{SS}$ : $$C_{SS} = \frac{I_{SS} \times t_{SS}}{V_{REF}}$$ (eq. 7) where: C<sub>SS</sub> = External soft-start programming capacitor; $I_{SS}$ = Internal soft-start charging current source, 10 $\mu$ A; $t_{SS} = Soft-start time;$ and $V_{REF} = 600 \text{ mV}$ For example; for 1ms startup time, $C_{SS} = 15$ nF. The soft–start option can be used for ratiometric tracking. When EN is LOW, the soft–start capacitor is discharged. #### Startup on Pre-Bias FAN23SV65A allows the regulator to start on a pre-bias output, $V_{OUT}$ , and ensures $V_{OUT}$ is not discharged during the soft-start operation. To guarantee no glitches on Vout at the beginning of the soft-start ramp, the LS is disabled until the first positivegoing edge of the PWM signal. The regulator is also forced into PFM Mode during soft-start to ensure the inductor current remains positive, reducing the possibility of discharging the output voltage. #### **Internal Linear Regulator** The FAN23SV65A includes a linear regulator to facilitate single–supply operation for self–biased applications. PVCC is the linear regulator output and supplies power to the internal gate drivers. The PVCC pin should be bypassed with a 2. 2 $\mu F$ ceramic capacitor. The device can operate from a 5 V rail if the $V_{IN}, P_{VIN},$ and $P_{VCC}$ pins are connected together to bypass the internal linear regulator. #### Vcc Bias Supply and UVLO The Vcc rail supplies power to the controller. It is generally connected to the PVCC rail through a lowpass filter of a 10 $\Omega$ resistor and 0.1 $\mu$ F capacitor to minimize any noise sources from the driver supply. An Under–Voltage Lockout (UVLO) circuit monitors the $V_{\rm CC}$ voltage to ensure proper operation. Once the $V_{\rm CC}$ voltage is above the UVLO threshold, the part begins operation after an initialization routine of 50 $\mu$ s. There is no UVLO circuitry on either the PVCC or $V_{\rm IN}$ rails. #### **Pulse Frequency Modulation (PFM)** One of the key benefits of using a constant on-time modulation scheme is the seamless transitions in and out of Pulse Frequency Modulation (PFM) Mode. The PWM signal is not slave to a fixed oscillator and, therefore, can operate at any frequency below the target steady-state frequency. By reducing the frequency during light-load conditions, the efficiency can be significantly improved. The FAN23SV65A provides a Zero-Crossing Detector (ZCD) circuit to identify when the current in the inductor reverses direction. To improve efficiency at light load, the LS MOSFET is turned off around the zero crossing to eliminate negative current in the inductor. For predictable operation entering PFM mode the controller waits for nine consecutive zero crossings before allowing the LS MOSFET to turn off. In PFM Mode, $f_{SW}$ varies or modulates proportionally to the load; as load decreases, $f_{SW}$ also decreases. The switching frequency, while the regulator is operating in PFM, can be expressed as: $$f_{SW} = \frac{2 \times L \times I_{OUT}}{t^2_{ON} \times (V_{IN} - V_{OUT})} \times \frac{V_{OUT}}{V_{IN}}$$ (eq. 8) where L is inductance and Iout is output load current. #### **Minimum Frequency Clamp** To maintain a switching frequency above the audible range, the FAN23SV65A clamps the switching frequency to a minimum value of 18 kHz. The LS MOSFET is turned on to discharge the output and trigger a new PWM cycle. The minimum frequency clamp is disabled during soft–start. # **Protection Features** The converter output is monitored and protected against over-current, over-voltage, under-voltage, and hightemperature conditions. Over-Current Protection (OCP) The FAN23SV65A uses current information through the LS to implement valley-current limiting. While an OC event is detected, the HS is prevented from turning on and the LS is kept on until the current falls below the user-defined set point. Once the current is below the set point, the HS is allowed to turn on. During an OC event, the output voltage may droop if the load current is greater than the current the converter is providing. If the output voltage drops below the UV threshold, an overload condition is triggered. During an overload condition, the SS clamp voltage is reduced to 40 mV and the on-time is fixed at the steady-state duration. By nature of the control method; as Vout drops, the switching frequency is lower due to the reduced rate of inductor current decay during the off-time. The ILIM pin has an open-detection circuit to provide protection against operation without a current limit. #### *Under-Voltage Protection (UVP)* If $V_{FB}$ is below the under-voltage threshold of -11% $V_{REF}$ (534 mV), the part enters UVP and PGOOD pulls LOW. #### Over-Voltage Protection (OVP) There are two levels of OV protection: +11% and +22%. During an OV event, PGOOD pulls LOW. When $V_{FB}$ is > +11% of $V_{REF}$ (666 mV), both HS and LS turn off. By turning off the LS during an OV event, $V_{OUT}$ overshoot can be reduced when there is positive inductor current by increasing the rate of discharge. Once the $V_{FB}$ voltage falls below $V_{REF}$ , the latched OV signal is cleared and operation returns to normal. A second over-voltage detection is implemented to protect the load from more serious failure. When $V_{FB}$ rises +22% above the $V_{REF}$ (732 mV), the HS turns off until a power cycle on VCC and the LS is forced on until 530 mV of $V_{FB}$ . #### Over-Temperature Protection (OTP) FAN23SV65A incorporates an over-temperature protection circuit that disables the converter when the controller die temperature reaches 155°C. The IC restarts when the die temperature falls below 140°C. #### Power Good (PGOOD) The PGOOD pin serves as an indication to the system that the output voltage of the regulator is stable and within regulation. Whenever $V_{OUT}$ is outside the regulation window or the regulator is at overtemperature (UV, OV, and OT), the PGOOD pin is pulled LOW. PGOOD is an open-drain output that asserts LOW when $V_{OUT}$ is out of regulation or when OT is detected. # **APPLICATION INFORMATION** #### Stability Constant on–time stability consists of two parameters: stability criterion and sufficient signal at $V_{\rm FB}$ . Stability criterion is given by: $$R_{ESR} \times C_{OUT} > > \frac{t_{ON}}{2}$$ (eq. 9) Sufficient signal requirement is given by: $$\Delta I_{IND} \times R_{ESR} > \Delta V_{EB}$$ (eq. 10) where $\Delta I_{IND}$ is the inductor current ripple and $\Delta V_{FB}$ is the ripple voltage on $V_{FB}$ , which should be $\geq 12$ mV. In certain applications, especially designs utilizing only ceramic output capacitors, there may not be sufficient ripple magnitude available on the feedback pin for stable operation. In this case, an external circuit consisting of 2 resistors (R2 and R6) and 2 capacitors (C4 and C5) can be added to inject ripple voltage into the FB pin (see Figure 1). There are some specific considerations when selecting the RCC ripple injector circuit. For typical applications, use 4.99 k $\Omega$ for R6, the value of C4 can be selected as 0.1 $\mu$ F and approximate values for R2 and C5 can be determined using the following equations. R2 must be small enough to develop 12 mV of ripple: $$R2 < \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN} \times 0.012 \ V \times C4 \times f_{SW}} \qquad \text{(eq. 11)}$$ R2 must be selected such that the R2C4 time constant enables stable operation: $$\text{R2} < \frac{0.33 \times 2\pi \times \text{f}_{\text{SW}} \times \text{L}_{\text{OUT}} \times \text{C}_{\text{OUT}}}{\text{C4}} \qquad \text{(eq. 12)}$$ The minimum value of C5 can be selected to minimize the capacitive component of ripple appearing on the feedback pin: $$C5_{min} = \frac{L_{OUT} \times C_{OUT} \times (R3 + R4)}{R2 \times R3 \times R4 \times C4}$$ (eq. 13) Using the minimum value of C5 generally offers the best transient response, and 100 pF is a good initial value in many applications. However, under some operating conditions excessive pulse jitter may be observed. To reduce jitter and improve stability, the value of C5 can be increased: $$C5 \ge 2 \times C5_{min}$$ (eq. 14) #### 5 V PVcc The PVcc is the output of the internal regulator that supplies power to the drivers and V<sub>CC</sub>. It is crucial to keep this pin decoupled to PGND with a $\geq 1~\mu F$ X5R or X7R ceramic capacitor. Because Vcc powers internal analog circuit, it is filtered from PVcc with a 10 $\Omega$ resistor and 0.1 $\mu F$ X7R decoupling ceramic capacitor to AGND. #### Setting the Output Voltage (Vout) The output voltage $V_{OUT}$ is regulated by initiating a highside MOSFET on–time interval when the valley of the divided output voltage appearing at the FB pin reaches $V_{REF}$ . Since this method regulates at the valley of the output ripple voltage, the actual DC output voltage on $V_{OUT}$ is offset from the programmed output voltage by the average value of the output ripple voltage. The initial $V_{OUT}$ setting of the regulator can be programmed from 0.6 V to 5.5 V by an external resistor divider (R3 and R4): $$R4 = \frac{R3}{\left(\frac{V_{OUT}}{V_{REF}}\right) - 1}$$ (eq. 15) where V<sub>REF</sub> is 600 mV. For example; for 1.2 V $V_{OUT}$ and 10 k $\Omega$ R3, then R4 is 10 k $\Omega$ . For 600 mV $V_{OUT}$ , R4 is left open. $V_{FB}$ is trimmed to a value of 596 mV when $V_{REF}$ = 600 mV, so the final output voltage, including the effect of the output ripple voltage, can be approximated by the equation: $$V_{OUT} = V_{FB} \times \left[1 + \frac{R3}{R4}\right] + \left[\frac{V_{rip}}{2}\right]$$ (eq. 16) #### Setting the Switching Frequency (fsw) f<sub>SW</sub> is programmed through external R<sub>FREO</sub> as follows: $$R_{FREQ} = \frac{V_{OUT}}{20 \times V_{tON} \times f_{SW}}$$ (eq. 17) where $C_{tON}$ = 2.2 pF internal capacitor that generates ton. For example; for $f_{SW}$ = 500 kHz and $V_{OUT}$ = 1.2 V, select a standard value for $R_{FREO}$ = 54.9 k $\Omega$ . #### **Inductor Selection** The inductor is typically selected based on the ripple current ( $\Delta I_L$ ), which is usually selected as 25% to 45% of the maximum DC load. The inductor current rating should be selected such that the saturation and heating current ratings exceed the intended currents encountered in the application over the expected temperature range of operation. Regulators that require fast transient response use smaller inductance and higher current ripple; while regulators that require higher efficiency keep ripple current on the low side. The inductor value is given by: $$L = \frac{(V_{IN} - V_{OUT)}}{\Delta I_L \times f_{SW}} \times \frac{V_{OUT}}{V_{IN}}$$ (eq. 18) For example: for 19 V $V_{IN}$ , 1.2 V $V_{OUT}$ , 15 A load, 25% $\Delta I_L$ , and 500 kHz $f_{SW}$ ; L is 576 nH, and a standard value of 560 nH is selected. #### **Input Capacitor Selection** Input capacitor $C_{IN}$ is selected based on voltage rating, RMS current $I_{CIN(RMS)}$ rating, and capacitance. For capacitors having DC voltage bias derating, such as ceramic capacitors, higher rating is strongly recommended. RMS current rating is given by: $$I_{CIN(RMS)} = I_{LOAD-MAX} \times \sqrt{D \times (1 - D)}$$ (eq. 19) where $I_{LOAD-MAX}$ is the maximum load current and D is the duty cycle $V_{OUT/}V_{IN}.$ The maximum $I_{CIN(RMS)}$ occurs at 50% duty cycle. The capacitance is given by: $$C_{IN} = \frac{I_{LOAD-MAX} \times D \times (1 - D)}{f_{SW} \times \Delta V_{IN}}$$ (eq. 20) where $\Delta V_{\text{IN}}$ is the input voltage ripple, normally 1% of $V_{\text{IN}}$ . For example; for $V_{IN}$ = 19 V, $\Delta V_{IN}$ = 120 mV, $V_{OUT}$ = 1.2 V, 15 A load, and $f_{SW}$ = 500 kHz; $C_{IN}$ is 14.8 $\mu F$ and $I_{CIN(RMS)}$ is 3.64 $A_{RMS}$ . Select a minimum of three 10 $\mu F$ 25 V rated ceramic capacitors with X7R or similar dielectric, recognizing that the capacitor DC bias characteristic indicates that the capacitance value falls approximately 60% at $V_{IN}$ = 19 V, with a resultant small increase in $\dot{g}V_{IN}$ ripple voltage above 120 mV used in the calculation. Also, each 10 $\mu F$ can carry over 3 $A_{RMS}$ in the frequency range from 100 kHz to 1 MHz, exceeding the input capacitor current rating requirements. An additional 0.1 $\mu F$ capacitor may be needed to suppress noise generated by high frequency switching transitions. #### **Output Capacitor Selection** Output capacitor $C_{OUT}$ is selected based on voltage rating, RMS current $I_{COUT(RMS)}$ rating, and capacitance. For capacitors having DC voltage bias derating, such as ceramic capacitors, higher rating is highly recommended. When calculating $C_{OUT}$ , usually the dominant requirement is the current load step transient. If the unloading transient requirement ( $I_{OUT}$ transitioning from HIGH to LOW), is satisfied, then the load transient ( $I_{OUT}$ transitioning LOW to HIGH), is also usually satisfied. The unloading $C_{OUT}$ calculation, assuming $C_{OUT}$ has negligible parasitic resistance and inductance in the circuit path, is given by: $$C_{OUT} = L \times \frac{I_{MAX}^2 - I_{MIN}^2}{(V_{OUT} + \Delta V_{OUT})^2 - V_{OUT}^2}$$ (eq. 21) where I<sub>MAX</sub> and I<sub>MIN</sub> are maximum and minimum load steps, respectively and $\Delta V_{\text{OUT}}$ is the voltage overshoot, usually specified at 3 to 5%. For example: for $V_I$ = 12 V, $V_{OUT}$ = 1.2 V, 10 A I<sub>MAX</sub>, 5 A I<sub>MIN</sub>, $f_{SW}$ = 500 kHz, $L_{OUT}$ = 560 nH, and 4% $\Delta V_{OUT}$ deviation of 48 mV; the Courvalue is calculated to be 356 $\mu$ F. This capacitor requirement can be satisfied using eight 47 $\mu$ F, 6.3 V-rated X5R ceramic capacitors. This calculation applies for load current slew rates that are faster than the inductor current slew rate, which can be defined as $V_{OUT}/L$ during the load current removal. #### **Setting the Current Limit** Current limit is implemented by sensing the inductor valley current across the LS MOSFET V<sub>DS</sub> during the LS on-time. The current limit comparator prevents a new on-time from being started until the valley current is less than the current limit. The set point is configured by connecting a resistor from the ILIM pin to the SW pin. A trimmed current is output onto the ILIM pin, which creates a voltage across the resistor. When the voltage on ILIM goes negative, an over-current condition is detected. R<sub>ILIM</sub> is calculated by: $$R_{ILIM} = 1.08 \times K_{ILIM} \times I_{VALLEY}$$ (eq. 22) where $K_{\rm ILIM}$ is the current source scale factor, and $I_{\rm VALLEY}$ is the inductor valley current when the current limit threshold is reached. The factor 1.08 accounts for the temperature offset of the LS MOSFET compared to the control circuit. With the constant on-time architecture, HS is always turned on for a fixed on-time; this determines the peak-to-peak inductor current. Current ripple $\Delta I$ is given by: $$\Delta I_{L} = \frac{\left(V_{IN} - V_{OUT}\right) \times t_{ON}}{L}$$ (eq. 23) From the equation above, the worst–case ripple occurs during an output short circuit (where $V_{OUT}$ is 0 V). This should be taken into account when selecting the current limit set point. The FAN23SV15M uses valley-current sensing; the current limit (I<sub>ILIM</sub>) set point is the valley (I<sub>VALLEY</sub>). The valley current level for calculating R<sub>ILIM</sub> is given by: $$I_{VALLEY} = I_{LOAD(CL)} - \frac{\Delta I_L}{2}$$ (eq. 24) where $I_{LOAD\,(CL)}$ is the DC load current when the current limit threshold is reached. For example: In a converter designed for 15 A steadystate operation and 4.5 A current ripple, the current–limit threshold could be selected at 120% of $I_{LOAD,(SS)}$ to accommodate transient operation and inductor value decrease under loading. As a result, $I_{LOAD,(CL)}$ is 18 A, $I_{VALLEY}$ = 15.75 A, and $R_{ILIM}$ is selected as the standard value of 1.47 k $\Omega$ . #### **Boot Resistor** In some applications, especially with higher input voltage, the $V_{SW}$ ring voltage may exceed derating guidelines of 80% to 90% of absolute rating for $V_{SW}$ . In this situation a resistor can be connected in series with boot capacitor (C3 in Figure 1) to reduce the turn—on speed of the high side MOSFET to reduce the amplitude of the $V_{SW}$ ring voltage. If necessary, a resistor and capacitor snubber can be added from VSW to PGND to reduce the magnitude of the ringing voltage. Please contact ON Semiconductor Customer Support for assistance selecting a boot resistor or snubber circuit in applications that operate above a 21 V typical input voltage. # PRINTED CIRCUIT BOARD (PCB) LAYOUT GUIDELINES The following points should be considered before beginning a PCB layout using the FAN23SV65A. A sample PCB layout from the evaluation board is shown in Figure 28 – Figure 31 following these layout guidelines. Power components (input capacitors, output capacitors, inductor, and FAN23SV65A device) should be placed on a common side of the PCB in close proximity to each other and connected using surface copper. Sensitive analog components including SS, FB, ILIM, FREQ, and EN should be placed away from the highvoltage switching circuits such as SW and BOOT and connected to their respective pins with short traces. The inner PCB layer closest to the FAN23SV65A device should have power ground (PGND) under the power processing portion of the device (PVIN, SW, and PGND). This inner PCB layer should have a separate analog ground (AGND) under the P1 pad and the associated analog components. AGND and PGND should be connected together near the IC between PGND pins 18–21 and AGND pin 23, which connects to P1 thermal pad. The AGND thermal pad (P1) should be connected to AGND plane on inner layer using four 0.25 mm vias spread under the pad. No vias are included under PVIN (P2) and SW (P3) to maintain the PGND plane under the power circuitry intact. Power circuit loops that carry high currents should be arranged to minimize the loop area. Primary focus should be to minimize the loop for current flow from the input capacitor to PVIN, through the internal MOSFETs, and returning to the input capacitor. The input capacitor should be as close to the PVIN terminals as possible. The current return path from PGND at the low-side MOSFET source to the negative terminal of the input capacitor can be routed under the inductor and also through vias that connect the input capacitor and lowside MOSFET source to the PGND region under the power portion of the IC. The SW node trace that connects the source of the high-side MOSFET and the drain of the low-side MOSFET to the inductor should be short and wide. To control the voltage across the output capacitor, the output voltage divider should be located close to the FB pin, with the upper FB voltage divider resistor connected to the positive side of the output capacitor and the bottom resistor connected to the AGND portion of the FAN23SV65A device. When using ceramic capacitors with external ramp injection circuitry (R2, C4, C5 in Figure 1), R2 and C4 should be connected near the inductor and coupling capacitor C5 should be placed near FB pin to minimize FB pin trace length. Decoupling capacitors for PVCC and VCC should be located close to their respective device pins. SW node connections to BOOT, ILIM, and ripple injection resistor R2 should be through separate traces. Figure 28. Evaluation Board Top Layer Copper Figure 29. Evaluation Board Inner Layer 1 Copper Figure 30. Evaluation Board Top Layer Copper Figure 31. Evaluation Board Inner Layer 1 Copper # PQFN34 5X5.5, 0.5P **DATE 02 JUL 2021** MULIMETERS # NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. - 2. CONTROLLING DIMENSION: MILLIMETERS - 3. COPLANARITY APPLIES TO THE EXPOSED PADS AS WELL AS THE TERMINALS. - 4. DIMENSIONS D1 AND E1 DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. - 5. SEATING PLANE IS DEFINED BY THE TERMINALS. "A1" IS DEFINED AS THE DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | L (30X) | b (30X) 1 | D2 | |---------|------------|--------------| | ļ | 27 26 (k3) | 17 E5 E6 | | DIM | M | IILLIMET | ERS | | | | |----------------|----------|----------|------|--|--|--| | <b>D</b> 11111 | MIN. | NOM. | MAX. | | | | | Α | 0.95 | 1.05 | 1.15 | | | | | A1 | 0.00 | | 0.05 | | | | | А3 | ( | 0.20 REF | | | | | | b | 0.20 | 0.25 | 0.30 | | | | | b1 | ( | ).24 REF | | | | | | D | 5.40 | 5.50 | 5.60 | | | | | D2 | 2.08 | 2.18 | 2.28 | | | | | D3 | 1.48 | 1.58 | 1.68 | | | | | D4 | 2.08 | 2.18 | 2.28 | | | | | D5 | 1.65 | 1.75 | 1.85 | | | | | E | 4.90 | 5.00 | 5.10 | | | | | E2 | 0.58 | 0.68 | 0.78 | | | | | E3 | 3.40 | 3.50 | 3.60 | | | | | E4 | 2.48 | 2.58 | 2.68 | | | | | E5 | 0.33 | 0.43 | 0.53 | | | | | E6 | ( | 0.07 REF | | | | | | е | ( | 0.50 BSC | | | | | | e/2 | ( | ).25 BSC | | | | | | k | ( | ).25 REF | | | | | | k1 | ( | ).35 REF | | | | | | k2 | 0.25 REF | | | | | | | k3 | 0.35 REF | | | | | | | k4 | 0.35 REF | | | | | | | k5 | ( | ).33 REF | | | | | | L | 0.30 | 0.40 | 0.50 | | | | | z | 0.63 REF | | | | | | **BOTTOM VIEW** | DOCUMENT NUMBER: | IBER: 98AON13662G Electronic versions are uncontrolled except when accessed directly from Printed versions are uncontrolled except when stamped "CONTROLLE" | | | | |------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------------|--| | DESCRIPTION: | PQFN34 5X5.5, 0.5P | • | PAGE 1 OF 2 | | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. # **PQFN34 5X5.5, 0.5P**CASE 483AM ISSUE A **DATE 02 JUL 2021** # LAND PATTERN RECOMMENDATION \*FOR ADDITIONAL INFORMATION ON OUR PB-FREE STRATEGY AND SOLDERING DETAILS, PLEASE DOWNLOAD THE ON SEMICONDUCTOR SOLDERING AND MOUNTING TECHNIQUES REFERENCE MANUAL, SOLDERRM/D. | DOCUMENT NUMBER: | 98AON13662G | Electronic versions are uncontrolled except when accessed directly from the Document Repo-<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | |------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--| | DESCRIPTION: | PQFN34 5X5.5, 0.5P | | PAGE 2 OF 2 | | ON Semiconductor and a retrademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative