

# 66AK2G1x Multicore DSP+Arm® KeyStone II System-on-Chip (SoC) Silicon Revision 1.0

This document describes the known exceptions to the functional specifications (advisories). This document may also contain usage notes. Usage notes describe situations where the device's behavior may not match presumed or documented behavior. This may include behaviors that affect device performance or functional correctness.

#### Topic

#### Page

| 1 | Usage Notes and Advisories Matrices                              | 2 |
|---|------------------------------------------------------------------|---|
| 2 | Nomenclature, Package Symbolization, and Revision Identification | 3 |
| 3 | Silicon Revision 1.0 Usage Notes and Advisories                  | 5 |
| 4 | Modules Affected                                                 | 9 |

<sup>&</sup>lt;sup>(1)</sup> Arm is a registered trademark of Arm Limited.

<sup>&</sup>lt;sup>(2)</sup> PCIe is a registered trademark of PCI-SIG.

<sup>&</sup>lt;sup>(3)</sup> All other trademarks are the property of their respective owners.



2

#### 1 **Usage Notes and Advisories Matrices**

Table 1 lists all usage notes and the applicable silicon revision(s). Table 2 lists all advisories, modules affected, and the applicable silicon revision(s).

#### Table 1. Usage Notes Matrix

| ID                                 | DESCRIPTION                                         | SILICON<br>REVISIONS<br>AFFECTED |
|------------------------------------|-----------------------------------------------------|----------------------------------|
|                                    |                                                     | 1.0                              |
| KeyStonell.BTS_errata_usagenote.10 | Section 3.1.1, I2C: I2C Bus Hang After Master Reset | Yes                              |
| KeyStonell.BTS_errata_usagenote.31 | Section 3.1.2, ARMSS: No Support for Big Endian     | Yes                              |
| KeyStonell.BTS_errata_usagenote.32 | Section 3.1.3, GPMC: No Support for NAND on GPMC    | Yes                              |

#### **Table 2. Advisories Matrix**

| MODULE               | DESCRIPTION                                                                                             | SILICON<br>REVISIONS<br>AFFECTED |
|----------------------|---------------------------------------------------------------------------------------------------------|----------------------------------|
|                      |                                                                                                         | 1.0                              |
| PCIe®                | KeyStonell.BTS_errata_advisory.21 — PCIe: Descriptors Placed in PCIe Memory<br>Space Can Cause Problems | Yes                              |
| PCIe                 | KeyStonell.BTS_errata_advisory.43 — PCIe: SerDes Fails to Adapt BOOST Equalization                      | Yes                              |
| PCIe, Control Module | KeyStonell.BTS_errata_advisory.44 — PCIe, Control Module: PCIe Hot Reset Not<br>Honored by ROM Code     | Yes                              |
| BOOT, GMAC_SW        | KeyStonell.BTS_errata_advisory.45 — BOOT, GMAC_SW: Ethernet Boot Failure on RESETn                      | Yes                              |
| BOOT, GPMC           | KeyStonell.BTS_errata_advisory.46 — BOOT, GPMC: GPMC XIP Boot Failure                                   | Yes                              |
| BOOT                 | KeyStonell.BTS_errata_advisory.50 — BOOT: FAT16 Does Not Support Cluster<br>Sizes Over 32k              | Yes                              |



# 2 Nomenclature, Package Symbolization, and Revision Identification

#### 2.1 Device and Development-Support Tool Nomenclature

To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (for example, 66AK2G12). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (X/TMDX) through fully qualified production devices and tools (null/TMDS).

Device development evolutionary flow:

- **X** Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow.
- **P** Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications.
- null- Production version of the silicon die that is fully qualified.

Support tool development evolutionary flow:

- **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing.
- TMDS Fully-qualified development-support product.

X and P devices and TMDX development-support tools are shipped against the following disclaimer:

"Developmental product is intended for internal evaluation purposes."

Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies.

Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used.

For additional information how to read the complete device name for any 66AK2G1x device, see the device Data Manual (SPRSP07).

## 2.2 Devices Supported

This document supports the following devices:

• 66AK2G12



#### Nomenclature, Package Symbolization, and Revision Identification

#### Package Symbolization and Revision Identification 2.3

Figure 1 and Table 3 describe package symbolization and device revision codes.



**Device Revision Code** 

# Figure 1. Package Symbolization

#### **Table 3. Revision Identification**

| DEVICE REVISION CODE | E SILICON REVISION COMMENTS |                    |
|----------------------|-----------------------------|--------------------|
| BLANK                | 1.0                         | Available as null. |



# 3 Silicon Revision 1.0 Usage Notes and Advisories

This section lists the usage notes and advisories for this silicon revision.

# 3.1 Silicon Revision 1.0 Usage Notes

## 3.1.1 I<sup>2</sup>C: I<sup>2</sup>C Bus Hang After Master Reset

On 66AK2G1x silicon revision 1.0, the I<sup>2</sup>C bus can hang if an I<sup>2</sup>C master is removed from the bus in the middle of a data read. This can occur because the I<sup>2</sup>C protocol does not mandate a minimum clock rate. Therefore, if a master is reset in the middle of a read while a slave is driving the data line low, the slave will continue driving the data line low while it waits for the next clock edge. This prevents bus masters from initiating transfers.

If this condition is detected, the following three steps will clear the bus hang condition:

- 1. An I<sup>2</sup>C master must generate up to 9 clock cycles.
- 2. After each clock cycle, the data pin must be observed to determine whether it has gone high while the clock is high.
- 3. As soon as the data pin is observed high, the master can initiate a start condition.

#### 3.1.2 ARMSS: No Support for Big Endian

On 66AK2G1x silicon revision 1.0, big endian support has been de-scoped for the Arm®Cortex-A15 subsystem.

## 3.1.3 GPMC: No Support for NAND on GPMC

On 66AK2G1x silicon revision 1.0, NAND support has been de-scoped from GPMC.



Silicon Revision 1.0 Usage Notes and Advisories

www.ti.com

Page

#### 3.2 Silicon Revision 1.0 Advisories

#### Table 4. Silicon Revision 1.0 Advisory List

| KeyStonell.BTS_errata_advisory.21 — PCIe: Descriptors Placed in PCIe Memory Space Can Cause Problems | 6 |
|------------------------------------------------------------------------------------------------------|---|
| KeyStonell.BTS_errata_advisory.43 — PCIe: SerDes Fails to Adapt RX BOOST Equalization                | 6 |
| KeyStonell.BTS_errata_advisory.44 — PCIe, Control Module: PCIe Hot Reset Not Honored by ROM Code     | 7 |
| KeyStonell.BTS_errata_advisory.45 — BOOT, GMAC_SW: Ethernet Boot Failure on RESETn                   | 8 |
| KeyStonell.BTS_errata_advisory.46 — BOOT, GMPC: GPMC XIP Boot Failure                                | 8 |
| KeyStonell.BTS_errata_advisory.50 — BOOT: FAT16 Does Not Support Cluster Sizes Over 32k              | 8 |

## KeyStonell.BTS\_errata\_advisory.21

#### PCIe: Descriptors Placed in PCIe Memory Space Can Cause Problems

| Revision(s) Affected: | 1.0                                                                                                                                                                                                                                                                                                                                           |
|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Details:              | Packet DMA can generate write transactions with partial byte enables when trying to access descriptors. This can cause problems if the descriptors are stored in PCIe memory space since PCIe cannot handle partial byte enables. Here, partial byte enables means that the transactions are accessing memory that is not a full 32-bit word. |
| Workaround(s):        | As long as host-mode descriptors are used and these descriptors are located in a memory space that can properly handle partial byte enables (such as L2 SRAM, DDR3 or MSMC), the issue will not affect Packet DMA accesses to PCIe memory space. As mentioned earlier, data buffers can be stored in PCIe memory space without any problems.  |
|                       |                                                                                                                                                                                                                                                                                                                                               |

## KeyStonell.BTS\_errata\_advisory.43

PCIe: SerDes Fails to Adapt RX BOOST Equalization

Revision(s) Affected: 1.0

Details:

6

**NOTE:** The advisory does not impact 10GbE operation.

The SerDes on PCIe will not automatically adapt its RX equalization when provided with certain data encodings common to that peripheral's electrical standard.

The TI SerDes contains an adaptation algorithm that allows the RX equalization blocks to adapt their parameters to the SerDes data channel. The adaptation algorithm sets the optimal values for the ATT, BOOST, and DFE blocks in order to equalize the signal, maximize margin, and minimize channel distortion. For higher data rates (that is 5Gbps and greater), the high frequency gain provided by the BOOST block is generally considered necessary to compensate for the low-pass characteristics of data channels and widen the data eye.







#### Figure 2. RX Path Block Diagram

The SerDes BOOST block was designed to require a specific set of patterns in order to best adapt its parameters to the channel. If these patterns are not found, the BOOST adaptation algorithm will not update the internal block settings and/or may incorrectly update these settings. The required data pattern is a series of six 0'-s followed by a 101 pattern. This pattern must occur numerous times on both odd and even bit alignments. This data pattern is not present in the 8b/10b coded symbols that are sent over many of the high speed peripheral links.

The data pattern is present in longer length PRBS patterns such as PRBS-23, and PRBS-31 used by the SerDes internal BIST hardware used during BER testing. The data pattern that is required is not present in the symbols used in PCIe SerDes interfaces during data transport.

If the BOOST has not been properly adapted for the received signal, then there is a chance that the SerDes will be unable to recover the RX data or the error rate may be higher than expected.

#### Workaround(s): The recommended workaround is to not use the RX equalization auto-adaptation mechanism with the impacted interfaces at higher data rates. As an alternative, a user can hardcode the optimal ATT and BOOST values for their channel. These optimal ATT and BOOST values must be determined by the user through one of two options:

- Perform BER test with PRBS sequence and sweep across all values of ATT/BOOST while using a fixed set of TX parameters that have already been optimized. Use optimal ATT and BOOST value permutation that has the most margin. This is the value permutation that is both error-free and "farthest" from permutations with errors.
  - The SerDes DIAG tests can be found under <TI\_PDK\_INSTALL\_DIR>\packages\ti\diag\serdes\_diag in the latest CSL/PDK release and can be configured to perform this test.
- Perform a test where a PRBS data pattern is presented to the RX and the ATT/BOOST are allowed to auto-adapt. This method can also be used to identify the optimal ATT and BOOST value permutation that has the most margin.

The optimal ATT and BOOST values found by one of the two above methods can be hardcoded into the SerDes upon initialization.

## KeyStonell.BTS\_errata\_advisory.44

#### PCIe, Control Module: PCIe Hot Reset Not Honored by ROM Code

| Revision(s) Affected: | 1.0                                                                                                                                                                    |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Details:              | When receiving a PCI-Express (PCIe) Hot Reset request during the PCIe boot process, the PCI-Express Subsystem (PCIESS) will disable the Link Training and Status State |



#### KeyStonell.BTS\_errata\_advisory.45 — BOOT, GMAC\_SW: Ethernet Boot Failure on RESETn

www.ti.com

Machine (LTSSM) and suspend the PCIe bus in the Detect.Quiet state. With the LTSSM disabled, there will be no subsequent transition from Detect.Quiet to Detect.Active and the PCIe boot process will fail.

Workaround(s):

8

- Prevent the PCIe Root Complex (RC) from issuing PCIe Hot Reset during the PCIe boot process or
- 2. Do not use PCIe as the primary boot mode. Use an alternative boot mode and post boot application software or secondary boot loader implement the PCIe hot reset handling to appropriately communicate with the root complex host. The interrupt handling support in bootloader depends on its software architecture. Note that many bootloaders like U-Boot (http://www.denx.de/wiki/U-Boot) do not support interrupt handling on Arm architecture.

#### KeyStonell.BTS\_errata\_advisory.45

| Revision(s) Affected: | 1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Details:              | On hard/soft resets (for example, RESETn pin) the boot ROM incorrectly configures the internal Ethernet switch. This causes a boot failure if the configuration happens while packets are traversing the switch.                                                                                                                                                                                                                                                                                        |
| Workaround(s):        | Only RESETFULLn or PORn reliably allow Ethernet boot mode to work.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| KeyStonell.BTS_er     | rata_advisory.46<br>BOOT, GMPC: GPMC XIP Boot Failure                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Revision(s) Affected: | 1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Details:              | General-Purpose Memory Controller (GPMC) eXecute in Place (XIP) boot fails with default timing value.                                                                                                                                                                                                                                                                                                                                                                                                   |
| Workaround(s):        | The default timing value is too aggressive for the currently available flash devices. To work around this issue, the boot pins should select a PLL reference clock frequency that is higher than the actual reference clock frequency. For example, if the actual reference clock frequency is 24 MHz, then the boot pins need to select a 100 MHz reference clock frequency. The XIP boot then will succeed and the PLLs can be reconfigured along with the XP timing to continue the booting process. |
| KeyStonell.BTS_er     | rata_advisory.50                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                       | BOOT: FAT16 Does Not Support Cluster Sizes Over 32k                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Revision(s) Affected: | 1.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Details:              | ROM code, which boots the device from the MMC/SD peripheral, does not support cluster sizes over 32K on FAT16 formatted storage devices. This issue applies when booting from an eMMC device and its boot sector is not being used for boot, or booting from MMC/SD cards.                                                                                                                                                                                                                              |
| Workaround(s):        | The boot partition must be formatted with a maximum cluster size of 32K when using                                                                                                                                                                                                                                                                                                                                                                                                                      |

# Workaround(s): The boot partition must be formatted with a maximum cluster size of 32K when using FAT16. Otherwise, format the boot partition using FAT32.



# 4 Modules Affected

Table 5 shows the module(s) that are affected by each usagenote.

#### Table 5. Usagenote by Modules

Modules Affected

| MODULE NAME | SILICON ADVISORY                                                          |
|-------------|---------------------------------------------------------------------------|
| ARMSS       | KeyStonell.BTS_errata_usagenote.31 — ARMSS: No Support for Big Endian     |
| BOOT        | KeyStonell.BTS_errata_usagenote.32 — GPMC: No Support for NAND on GPMC    |
| 12C         | KeyStonell.BTS_errata_usagenote.10 — I2C: I2C Bus Hang After Master Reset |

Table 6 shows the module(s) that are affected by each advisory.

#### Table 6. Advisories by Modules

| Module name    | Silicon Advisories, Limitations, and Cautions                                                           |
|----------------|---------------------------------------------------------------------------------------------------------|
| BOOT           | KeyStonell.BTS_errata_advisory.45 — BOOT, GMAC_SW: Ethernet Boot Failure on RESETn                      |
|                | KeyStonell.BTS_errata_advisory.46 — BOOT, GPMC: GPMC XIP Boot Failure                                   |
|                | KeyStonell.BTS_errata_advisory.50 —BOOT: FAT16 Does Not Support Cluster Sizes Over 32k                  |
| Control Module | KeyStonell.BTS_errata_advisory.44 — PCIe, Control Module: PCIe Hot Reset Not Honored by ROM Code        |
| GMAC_SW        | KeyStonell.BTS_errata_advisory.45 — BOOT, GMAC_SW: Ethernet Boot Failure on RESETn                      |
| GPMC           | KeyStonell.BTS_errata_advisory.46 — BOOT, GPMC: GPMC XIP Boot Failure                                   |
| PCle           | KeyStonell.BTS_errata_advisory.21 — PCIe: Descriptors Placed in PCIe Memory Space Can Cause<br>Problems |
|                | KeyStonell.BTS_errata_advisory.43 — PCIe: SerDes Fails to Adapt BOOST Equalization                      |
|                | KeyStonell.BTS_errata_advisory.44 — PCIe, Control Module: PCIe Hot Reset Not Honored by ROM Code        |



Revision History

# **Revision History**

Changes from A Revision (January 2018) to B Revision

- Section 3.2: Added KeyStonell.BTS\_errata\_advisory.50, BOOT: FAT16 Does Not Support Cluster Sizes Over 32k ...... 8

Page

www.ti.com

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated