October 1987 Revised January 1999 # MM80C95 • MM80C97 • MM80C98 3-STATE Hex Buffers • 3-STATE Hex Inverters ### **General Description** The MM80C95, MM80C97 and MM80C98 gates are monolithic complementary MOS (CMOS) integrated circuits constructed with N- and P-channel enhancement mode transistors. The MM80C95 and the MM80C97 convert CMOS or TTL outputs to 3-STATE outputs with no logic inversion, the MM80C98 provides the logical opposite of the input signal. The MM80C95 has common 3-STATE controls for all six devices. The MM80C97 and the MM80C98 have two 3-STATE controls; one for two devices and one for the other four devices. Inputs are protected from damage due to static discharge by diode clamps to $\rm V_{CC}$ and GND. ### **Features** ■ Wide supply voltage range: 3.0V to 15V ■ Guaranteed noise margin: 1.0V ■ High noise immunity: 0.45 V<sub>CC</sub> (typ.) ■ TTL compatible: Drive 1 TTL Load ### **Applications** Bus drivers: Typical propagation delay into 150 pF load is 40 ns ### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|------------------------------------------------------------------------------| | MM80C95N | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | MM80C97M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | MM80C97N | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | | MM80C98N | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Connection Diagrams** ### Pin Assignments for DIP ### **Schematic Diagrams** ### MM80C95 3-STATE ### MM80C97 3-STATE ### MM80C98 3-STATE ### **Truth Tables** ### MM80C95 | Disable<br>DIS <sub>1</sub> | Input<br>DIS <sub>2</sub> | Input | Output | |-----------------------------|---------------------------|-------|--------| | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | | 0 | 1 | Χ | H-z | | 1 | 0 | Χ | H-z | | 1 | 1 | Х | H-z | ### MM80C97 | Disable | Input | Input | Output | |------------------|------------------|-------|--------------| | DIS <sub>4</sub> | DIS <sub>2</sub> | | | | 0 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | | X | 1 | Χ | H-z (Note 1) | | 1 | Х | X | H-z (Note 2) | ### MM80C98 | Disable<br>DIS <sub>4</sub> | Input<br>DIS <sub>2</sub> | Input | Output | |-----------------------------|---------------------------|-------|--------------| | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 0 | | X | 1 | Χ | H-z (Note 1) | | 1 | X | Х | H-z (Note 2) | X = Irrelevant Note 1: Output 5–6 only Note 2: Output 1–4 only ### Absolute Maximum Ratings(Note 3) $\begin{array}{lll} \mbox{Voltage at Any Pin} & -0.3\mbox{V to V}_{\mbox{CC}} + 0.3\mbox{V} \\ \mbox{Operating Temperature Range} & -40\mbox{°C to +85}\mbox{°C} \\ \mbox{Storage Temperature Range} & -65\mbox{°C to +150}\mbox{°C} \\ \end{array}$ Power Dissipation (P<sub>D</sub>) Dual-In-Line 700 mW Small Outline 500 mW Power Supply Voltage (V<sub>CC</sub>) 18V Lead Temperature (Soldering, 10 seconds) 260°C **Note 3:** "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the device should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. ### **DC Electrical Characteristics** Min/Max limits apply across temperature range unless otherwise noted | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|------------------------------|-----------------------------------|-----------------------|--------|-----|-------| | CMOS TO | CMOS | | | | I | | | V <sub>IN(1)</sub> | Logical "1" Input Voltage | V <sub>CC</sub> = 5V | 3.5 | | | V | | | | V <sub>CC</sub> = 10V | 8.0 | | | V | | V <sub>IN(0)</sub> | Logical "0" Input Voltage | V <sub>CC</sub> = 5V | | | 1.5 | V | | | | V <sub>CC</sub> = 10V | | | 2.0 | V | | V <sub>OUT(1)</sub> | Logical "1" Output Voltage | V <sub>CC</sub> = 5V | 4.5 | | | V | | | | V <sub>CC</sub> = 10V | 9.0 | | | V | | V <sub>OUT(0)</sub> | Logical "0" Output Voltage | V <sub>CC</sub> = 5V | | | 0.5 | V | | | | V <sub>CC</sub> = 10V | | | 1.0 | V | | I <sub>IN(1)</sub> | Logical "1" Input Current | V <sub>CC</sub> = 15V | | 0.005 | 1.0 | μΑ | | I <sub>IN(0)</sub> | Logical "0" Input Current | | -1.0 | -0.005 | | μΑ | | I <sub>OZ</sub> | Output Current in High | $V_{CC} = 15V, V_{O} = 15V$ | | 0.005 | 1.0 | μΑ | | | Impedance State | $V_{CC} = 15V$ , $V_{O} = 0V$ | -1.0 | -0.005 | | μΑ | | I <sub>CC</sub> | Supply Current | V <sub>CC</sub> = 15V | | 0.01 | 15 | μΑ | | TTL INTER | FACE | | | | • | • | | V <sub>IN(1)</sub> | Logical "1" Input Voltage | V <sub>CC</sub> = 4.75V | V <sub>CC</sub> - 1.5 | | | V | | V <sub>IN(0)</sub> | Logical "0" Input Voltage | V <sub>CC</sub> = 4.75V | | | 0.8 | V | | V <sub>OUT(1)</sub> | Logical "1" Output Voltage | V <sub>CC</sub> = 4.75V, | 2.4 | | | V | | | | $I_O = -1.6 \text{ mA}$ | | | | | | V <sub>OUT(0)</sub> | Logical "0" Output Voltage | V <sub>CC</sub> = 4.75V, | | | 0.4 | V | | | | I <sub>O</sub> = 1.6 mA | | | | | | OUTPUT D | RIVE (Short Circuit Current) | | | | • | • | | I <sub>SOURCE</sub> | Output Source Current | $V_{CC} = 5V, V_{IN(1)} = 5V$ | -4.35 | | | mA | | | | $T_A = 25$ °C, $V_{OUT} = 0V$ | | | | | | I <sub>SOURCE</sub> | Output Source Current | $V_{CC} = 10V, V_{IN(1)} = 10V$ | -20 | | | mA | | | | $T_A = 25$ °C, $V_{OUT} = 0V$ | | | | | | I <sub>SINK</sub> | Output Sink Current | $V_{CC} = 5V, V_{IN(0)} = 0V$ | 4.35 | | | mA | | | | $T_A = 25$ °C, $V_{OUT} = V_{CC}$ | | | | | | I <sub>SINK</sub> | Output Sink Current | $V_{CC} = 10V, V_{IN(0)} = 0V$ | 20 | | | mA | | | | $T_A = 25$ °C, $V_{OUT} = V_{CC}$ | | | | | # MM80C95 • MM80C97 • MM80C98 ## AC Electrical Characteristics (Note 4) $T_A = 25^{\circ}C$ , $C_L = 50$ pF, unless otherwise noted. | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |-------------------------------------|-----------------------------------------------|-----------------------------------------------|-----|-----|-----|-------| | t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay Time to a Logical "0" or | | | | | | | | Logical "1" from Data Input to Output | | | | | | | | MM80C95, MM80C97 | V <sub>CC</sub> = 5V | | 60 | 100 | ns | | | | V <sub>CC</sub> = 10V | | 25 | 40 | ns | | | MM80C98 | V <sub>CC</sub> = 5V | | 70 | 150 | ns | | | | V <sub>CC</sub> = 10V | | 35 | 75 | ns | | t <sub>pd0</sub> , t <sub>pd1</sub> | Propagation Delay Time to a Logical "0" or | | | | | | | | Logical "1" from Data Input to Output | | | | | | | | MM80C95, MM80C97 | $V_{CC} = 5V, C_L = 150 pF$ | | 85 | 160 | ns | | | | $V_{CC} = 10V, C_L = 150 pF$ | | 40 | 80 | ns | | | MM80C98 | V <sub>CC</sub> = 5V, C <sub>L</sub> = 150 pF | | 95 | 210 | ns | | | | $V_{CC} = 10V, C_L = 150 pF$ | | 45 | 110 | ns | | t <sub>1H</sub> , t <sub>0H</sub> | Delay from Disable Input to High Impedance | $R_L = 10k, C_L = 5 pF$ | | | | | | | State, (from Logical "1" or Logical "0") | | | | | | | | MM80C95 | V <sub>CC</sub> = 5V | | 80 | 135 | ns | | | | V <sub>CC</sub> = 10V | | 50 | 90 | ns | | | MM80C97 | V <sub>CC</sub> = 5V | | 70 | 125 | ns | | | | V <sub>CC</sub> = 10V | | 50 | 90 | ns | | | MM80C98 | V <sub>CC</sub> = 5V | | 90 | 170 | ns | | | | V <sub>CC</sub> = 10V | | 70 | 125 | ns | | t <sub>H1</sub> , t <sub>H0</sub> | Delay from Disable Input to Logical "1" Level | $R_L = 10k, C_L = 50 pF$ | | | | | | | (from High Impedance State) | | | | | | | | MM80C95 | V <sub>CC</sub> = 5V | | 120 | 200 | ns | | | | V <sub>CC</sub> = 10V | | 50 | 90 | ns | | | MM80C96 | V <sub>CC</sub> = 5V | | 130 | 225 | ns | | | | V <sub>CC</sub> = 10V | | 60 | 110 | ns | | | MM80C98 | V <sub>CC</sub> = 5V | | 120 | 200 | ns | | | | V <sub>CC</sub> = 10V | | 50 | 90 | ns | | C <sub>IN</sub> | Input Capacitance | Any Input (Note 5) | | 5.0 | | pF | | C <sub>OUT</sub> | Output Capacitance 3-STATE | Any Output (Note 5) | | 11 | | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | (Note 6) | | 60 | | pF | Note 4: AC Parameters are guaranteed by DC correlated testing. Note 5: Capacitance is guaranteed by periodic testing. Note 6: C<sub>PD</sub> determines the no load AC power consumption of any CMOS device. For complete explanation see Family Characteristics application note ### **AC Test Circuits and Switching Time Waveforms** ### AC Test Circuits and Switching Time Waveforms (Continued) Note: Delays measured with input $t_{\text{r}},\,t_{\text{f}}\leq 20~\text{ns}.$ # OUTPUT VCC OUTPUT VCC DISABLE OV tho tho 50% VCC DISABLE OV VCC OUTPUT OV Tho So% OV THO So% ### **Typical Performance Characteristics** ### Propagation Delay vs Load Capacitance ### N-Channel Output Drive at 25°C ### $\Delta t_{pd}$ /pF vs Power Supply Voltage ### P-Channel Output Drive at 25°C 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N16E ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com