### **XDP<sup>™</sup> Digital Power** Data Sheet Revision 1.0 **Quality Requirement Category: Industrial** ### **Features** - Universal AC input (90 305 VAC) or DC input (90 305 VDC) - Applicable power range of 20 W to 150 W - · Small number of external parts optimizes Bill of Materials (BOM) and form factor - High efficiency (> 90%) - Multicontrol mode (Constant Current (CC)/Constant Voltage (CV)/Limited Power (LP)) reduces required product variety - · Important parameters can be configured after manufacturing - Low harmonic distortion (Total Harmonic Distortion (THD) < 15%)</li> - Low output ripple current - Integrated startup cell ensures fast time to light (< 250 ms)</li> - Adaptive Temperature Protection - Ambient operating temperature -40 °C to 85 °C - Automatic switching between Quasi-Resonant Mode (QRM) and Discontinuous Conduction Mode (DCM) - Wide output voltage range - Pulse Width Modulation (PWM) dimming control - Output dimming by analog reduction of driving current down to 5% For safe operation, the XDPL8220 contains a comprehensive set of protection features: - Output overvoltage protection (open load) - Output undervoltage protection (output short) - VCC over- and undervoltage lockout - Input over- and undervoltage protection - Bus over- and undervoltage protection - Overcurrent protection for Power Factor Correction (PFC) and Flyback (FB) stage ### **Applications** • Integrated Electronic Control Gear (ECG) for Light Emitting Diode (LED) luminaires ### **Description** Figure 1 Typical Application for XDPL8220 | Product Type | Package | |--------------|-----------| | XDPL8220 | PG-DSO-16 | ### **Description** XDPL8220 is a highly integrated next-generation device combining a boundary mode *PFC* plus a quasi-resonant *FB* controller with primary-side regulation. The integration of these functions enables saving of external parts and optimizes performance by harmonized operation of the two stages. XDPL8220 uses a constant on-time scheme with a **THD** improvement algorithm to provide a high power factor and excellent **THD** performance. With its unique control scheme of **CV**, **CC** and **LP**, the **LED** driver designer is provided with a large degree of flexibility and can utilize the system hardware to its limits. The on-chip *One Time Programmable Memory (OTP)* memory has an area for parameters that control the behavior of the circuit, e. g. the output current or the maximum output power. This enables the user of the device to create a platform concept with significantly fewer different hardware versions while still covering the same application range. The two-stage approach reduces any variation in the output current (flicker) to a non-visible level. By separating the **PFC** from the power conversion part (**FB**), both stages operate in a more stable manner and require fewer margins, which has a positive influence on the cost. Lighting requires more and more 24/7 operation, making it necessary to have a stand-by mode with short wakeup times and low power consumption. The power consumption of less than 100 mW of the XDPL8220-based systems defines the new standard for stand-by power in lighting **ECG**s. XDPL8220 enables adaptive temperature protection using either the internal sensor or an external **Negative Temperature Coefficient Thermistor (NTC)**, or both. Futureproof flexibility with application-oriented programmable operating windows enables management of **LED** generations and portfolio complexity. ### Table of contents ### **Table of contents** | | Features | 1 | |---------|-------------------------------------|----| | | Applications | 1 | | | Description | 2 | | | Table of contents | 3 | | 1 | Functional Block Diagram | 5 | | 2 | Pin Configuration | 6 | | 3 | Functional Description | 8 | | 3.1 | PFC Controller Features | 9 | | 3.1.1 | Shared CS/ZCD Function | | | 3.1.2 | Quasi-resonant Mode | 9 | | 3.1.3 | Bus Voltage Sensing | 10 | | 3.1.4 | Input Voltage Sensing | 11 | | 3.1.5 | Control Scheme | 12 | | 3.1.5.1 | Startup | 12 | | 3.1.6 | Multimode Control Scheme | 13 | | 3.1.6.1 | Frequency Law | 13 | | 3.1.6.2 | THD Optimization | 14 | | 3.1.7 | Peak Current Limitation | 14 | | 3.1.8 | Bus Undervoltage Protection | 14 | | 3.1.9 | Bus Overvoltage Protection | 15 | | 3.1.10 | Input Undervoltage Protection | 15 | | 3.1.11 | Input Overvoltage Protection | 15 | | 3.1.12 | Other PFC Protections | 16 | | 3.2 | Flyback Controller Features | 17 | | 3.2.1 | Primary Side Regulation | 17 | | 3.2.1.1 | Primary Side Current Sensing | 18 | | 3.2.1.2 | Primary Side Output Voltage Sensing | 19 | | 3.2.1.3 | Flyback Bus Voltage Sensing | 20 | | 3.2.1.4 | Output Current Calculation | 20 | | 3.2.1.5 | Output Control Scheme | 21 | | 3.2.1.6 | Multimode Scheme | 22 | | 3.2.2 | Flyback Startup | 23 | | 3.2.3 | Protection Features | 24 | | 3.2.3.1 | Primary Overcurrent Protection | 24 | | 3.2.3.2 | Output Undervoltage Protection | 24 | | 3.2.3.3 | Output Overvoltage Protection | | | 3.2.3.4 | Output Overcurrent Protection | 25 | | 3.2.3.5 | Output Overpower Protection | 25 | | | | | ### Table of contents | 3.2.3.6 | Other Flyback Protections | 25 | |---------|-------------------------------------------|----| | 3.3 | General Controller Features | | | 3.3.1 | External Temperature Sensing | 26 | | 3.3.2 | Adaptive Temperature Protection | | | 3.3.3 | PWM Dimming Interface | 27 | | 3.3.4 | Protection Features | 28 | | 3.3.4.1 | Overtemperature Protection | 28 | | 3.3.4.2 | VCC Undervoltage Protection | 29 | | 3.3.4.3 | VCC Overvoltage Protection | | | 3.3.4.4 | Other General Controller Protections | 29 | | 3.3.5 | Protection Reactions | 29 | | 3.3.5.1 | Auto restart | 30 | | 3.3.5.2 | Fast Auto Restart | 30 | | 3.3.5.3 | Latch Mode | 31 | | 3.3.5.4 | Stop Mode | 31 | | 4 | Design Support | 32 | | 4.1 | Design Procedure | 32 | | 4.2 | List of Configurable Parameters | | | 4.3 | List of Fixed Parameters | 39 | | 5 | Electrical Characteristics and Parameters | 40 | | 5.1 | Package Characteristics | 40 | | 5.2 | Absolute Maximum Ratings | 40 | | 5.3 | Operating Conditions | 41 | | 5.4 | DC Electrical Characteristics | 42 | | 6 | Package Dimensions | 55 | | 7 | References | 56 | | | Abbreviations | 56 | | | Revision History | 59 | | | Trademarks | 60 | **Functional Block Diagram** ### 1 Functional Block Diagram The functional block diagram shows the basic data flow from input pins via signal processing to the output pins. Figure 2 XDPL8220 Simplified Functional Block Diagram **Pin Configuration** #### **Pin Configuration** 2 Pin assignments and basic pin description information are shown below. Figure 3 **Pinning of XDPL8220** **Pin Definitions and Functions** Table 1 | Name | Pin | Туре | Function | |-------|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GDFB | 1 | 0 | Gate driver for <b>FB</b> : | | | | | The GDFB pin is an output for directly driving a power MOSFET of the <i>FB</i> stage. | | CSFB | 2 | I | Current sensing for <b>FB</b> : | | | | | The CSFB pin is connected to an external shunt resistor and the source of the power MOSFET of the <b>FB</b> stage. | | VCC | 3 | I | Voltage supply | | GND | 4 | - | Power and signal ground | | ZCD | 5 | I | Zero-crossing detection of the <b>FB</b> : | | | | | The ZCD pin is connected to an auxiliary winding of the <i>FB</i> stage for zero-crossing detection as well as primary-side output voltage and backup bus voltage sensing for safety. | | VS | 6 | I | Bus voltage sensing | | N.U. | 7 | - | Not used. Externally to be connected to GND. | | HV | 8 | 1 | High voltage: The HV pin is connected to the rectified input voltage via an external resistor. An internal 600 V HV startup-cell is used to initially charge VCC. In addition, sampled high-voltage sensing is also used for synchronization with the input frequency. | | PWM | 9 | I | <b>PWM</b> dimming: | | | | | The PWM pin is used as a dimming input. | | TEMP | 10 | 1 | External temperature sensor: | | | | | Measurement of external temperature using an NTC. | | CSPFC | 11 | 1 | Current sensing for <b>PFC</b> : | | | | | The CSPFC pin is connected to an external shunt resistor and the source of the power MOSFET of the <b>PFC</b> stage. | **Pin Configuration** ### Table 1 Pin Definitions and Functions (continued) | Name | Pin | Туре | Function | |-------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------| | UART | 12 | I/O | Universal Asynchronous Receiver Transmitter (UART) communication: The UART pin is used for the UART interface to support parameterization. | | GDPFC | 13 | 0 | Gate driver for <b>PFC</b> : The GDPFC pin is an output for directly driving a power MOSFET of the <b>PFC</b> stage. | | N.U. | 14 | - | Not used. Externally to be connected to GND. | | N.C. | 15 | - | Not connected. | | N.C. | 16 | - | Not connected. | **Functional Description** #### **Functional Description** 3 This chapter provides a summary of the integrated functions and features, and describes the relationships between them. The parameters and equations are based on typical values at $T_A = 25$ °C. XDPL8220 is a digital dual-stage **PFC** and **FB** controller IC supporting **PWM** dimming functionality. Both stages use configurable multimode operation to select the best mode of operation for every operation condition. Multimode operation automatically switches between Quasi-Resonant Mode, switching in valley n (QRMn) and XDPL8220 features a comprehensive set of configurable protection modes to detect fault conditions. XDPL8220 provides a high degree of flexibility in design-in of the application. A *Graphic User Interface (GUI)* tool supports users in the configuration of the operational and protection parameters. **Functional Description** #### 3.1 **PFC Controller Features** The **PFC** stage ensures high power quality by maximizing the power factor and minimizing harmonic distortion. The **PFC** stage operates in **Quasi-Resonant Mode**, **switching in valley 1 (QRM1)** and **QRMn**, to support low load conditions and ensure efficient operation. The **PFC** stage is implemented as a boost converter. It drains a sinusoidal current from the single-phase line supply and provides stabilized *Direct Current (DC)* voltage at the internal bus voltage rail. The power factor of the single-phase line supply is almost one. Fluctuations in line voltage as well as voltage drops of short duration are compensated. #### 3.1.1 Shared CS/ZCD Function The **PFC** stage makes use of combined CS/ZCD functionality at the CSPFC pin. During the gate driver on-time the pin acts as a current sense (CS), while during the gate driver off-time the pin acts as a zero-crossing-detector (ZCD). The CS senses the on-time current and implements overcurrent limitation; the ZCD exploits the quasi-resonant function to minimize conduction losses. The CSPFC pin is connected via a resistor divider composed of R<sub>ZCD,1,PFC</sub> and R<sub>ZCD,2,PFC</sub> and a set of diodes to an auxiliary winding of the **PFC** choke inductor. It is used for detecting the valleys of the quasi-resonant oscillation to turn on the PFC MOSFET based on the desired valley computed by the multimode PFC control. The diode D<sub>1</sub> allows positive voltage at the CSPFC pin as the valley detection is implemented by the internal hysteretic comparator with a positive reference of nominal THR<sub>HYS</sub> for falling edges. The CSPFC pin senses the drain source current of the switching MOSFET. The CS voltage is measured after a programmable blanking time after turn-on of the switch. An appropriate current sensing resistor R<sub>CS,PFC</sub> is selected on the basis of the maximum current flowing in the switching MOSFET and the dynamic voltage range of the input pin CSPFC. Figure 4 Shared CS/ZCD Schematic #### 3.1.2 **Quasi-resonant Mode** The quasi-resonant mode maintains a high efficiency level. For **PFC** operating in **QRM1**, the main switch is turned on with a constant on-time for a line and load condition, while the off-time/demagnetization time varies within an Alternating Current (AC) half-cycle depending on the instantaneously rectified AC input voltage Vg. Subsequently, the switching frequency varies within each AC halfcycle with the lowest switching frequency at the peak of the AC input voltage and the highest switching frequency near the zero crossings of the input voltage. A new switching cycle starts immediately when the first QR valley is reached. ### XDP™ Digital Power ### **Functional Description** **QRM1** is ideal for full-load operation, where the on-time is large. However, the on-time reduces at light loads, resulting in very high switching frequencies, particularly near the zero crossings of the input voltage. The high switching frequency will increase switching losses, resulting in poor efficiency at light loads. The PFC multimode control can lower the switching frequency by selecting further valleys to achieve QRM2 up to N<sub>vallev,max,PFC</sub> operation. The switching frequency is limited within a defined range and the efficiency at light loads improves. Figure 5 **PFC QRM2 Waveforms** The equations for the quasi-resonant operation are shown below, where t<sub>w</sub> is an additional delay in each switching cycle when selecting subsequent valleys after the first QR valley and n is the valley number in QRMn. $$i_{L,pk} = \frac{V_g \cdot t_{on}}{L}$$ $$t_{disch} = \frac{i_{L,pk} \cdot L}{V_{bus} - V_g}$$ $$t_{1stV} = t_{disch} + t_{osc}/2$$ $$t_w = t_{osc} \cdot (n-1)$$ $$t_{sw} = t_{on} + t_{1stV} + t_w$$ $$t_{off} = t_{1stV} + t_w$$ ### **Equation 1** #### 3.1.3 **Bus Voltage Sensing** The bus voltage is measured at the VS pin. The VS pin implements **PFC** bus voltage sensing for bus voltage regulation. The bus voltage is scaled down using a simple resistor divider. A capacitor could in certain cases be added at the pin to ground to filter highfrequency switching noise. The bus voltage sensing is a low leakage input and no additional measures are needed to reduce the current consumption. ### **XDP<sup>™</sup> Digital Power** ### **Functional Description** Figure 6 **Bus Voltage Sensing Schematic** The Analog-to-Digital Converter (ADC) input at the VS pin utilizes two voltage ranges. The wider voltage range from 0 to $V_{RFF}$ results in lower resolution. The narrower voltage range from 5/6 $V_{RFF}$ to 7/6 $V_{RFF}$ gives better voltage resolution. Steady state operation therefore normally takes place in the high-resolution range and soft start operation in the low-resolution range. Figure 7 **Sensing Ranges** #### 3.1.4 **Input Voltage Sensing** The input voltage is sensed using the HV pin. The input voltage is used for protection, to generate **AC** zero-crossing signals and to detect the AC/DC source. ### **Functional Description** Figure 8 **Input Voltage Sensing Schematic** The R<sub>HV</sub> probing resistor is usually split into two, or three or more resistors for safety purposes. In fact in case of a resistor being shorted by damage, the high resistive path is maintained by the other resistors avoiding fire, shock to the user and further damage to the application. A RC filter structure making use of the split resistors filters the unwanted noise for the high voltage input voltage measurement. The filtering effect is kept high due to the usage of the high impedance split resistors and the addition of small capacitance high voltage capacitors. #### 3.1.5 **Control Scheme** The **PFC** bus voltage controller embeds a PIT1 controller that calculates a control output representing load and line conditions from the bus voltage error signal. The bus voltage controller implements regulation during both soft start and steady states. #### 3.1.5.1 Startup At system startup, the **PFC** initiates a soft start to minimize the switching stress for the power MOSFET, diode and inductor. The soft start is executed when the bus voltage is higher than the $V_{bus,start,PFC}$ threshold. This is the brown-in condition. The soft start is aborted if the input under- or overvoltage protection fire. During soft start, the **PFC** stays in **QRM1** operation. Once the V<sub>bus,stdy,entr,UV</sub> threshold is reached, the steady state **PFC** operation starts. ### **Functional Description** Figure 9 V<sub>bus</sub> Soft Start and Regulation #### **Multimode Control Scheme** 3.1.6 The multimode control scheme provides a **PFC** option to dynamically change the operating point by switching between the MOSFET V<sub>ds</sub> voltage valleys while following a frequency law and applying *THD* optimization. The multimode controller uses two different modes of operation: - **QRM1**: This operation maximizes the efficiency by switching on the 1st valley of the **PFC** ZCD signal. This ensures zero current switching with a minimum of switching losses. - **QRMn**: The controller will extend to the next switching valley after the 1st valley to control the bus voltage following a frequency law. The multimode optimization consists of the following: - Frequency law - **THD** optimization #### 3.1.6.1 **Frequency Law** The output of the **PFC** PIT1 bus voltage controller gives the desired on-time, which is constant within each **AC** half cycle. A **PFC** is used to emulate a resistive load $r_e$ to the **AC** input such that $i_{ac}$ follows $v_{ac}$ in both wave shape and phase. The output of the **PFC** bus voltage controller t<sub>on,des,PFC</sub> is inversely proportional to the emulated resistive load $r_e$ such that a smaller $r_e$ or a higher $I_{ac,rms}$ will give a larger $t_{on,des,PFC}$ . Thus, $t_{on,des,PFC}$ is different for the same load at different line voltages and is proportional to the RMS input current lac rms. The rule for selecting **QRMn** is based on the frequency law. A maximum switching frequency f<sub>swmax</sub> and a minimum switching frequency $f_{swmin}$ are defined for the complete $t_{on,des,PFC}/I_{ac,rms}$ range. The frequency law ensures that the switching frequency is within the desired frequency range. The frequency law is depicted in the figure below. ### XDP™ Digital Power ### **Functional Description** Figure 10 **PFC Frequency Law** As long as the **PFC** controller operating mode fulfills the frequency law, the operating mode does not change. The QR-valley is increased when the highest frequency limit is reached. The QR-valley is decremented when the lowest frequency limit is reached. To ensure good ZCD detection before the ZCD signal becomes too small in amplitude, only the first up to N<sub>vallev,max,PFC</sub> valleys operations are supported. #### 3.1.6.2 **THD Optimization** **THD** optimization reduces the **THD** in the case of light loads and in the case of high **AC** input voltages. The selection of higher valleys helps to reduce the switching frequency but it also distorts the input current waveform with constant on-time control and thus affects the PFC THD performance. The multimode PFC control also consists of a THD optimization algorithm that optimizes the applied on-time in order to ensure good input current shaping and improved **PFC THD** performance. #### 3.1.7 **Peak Current Limitation** The peak current through the switching MOSFET is read via the **PFC** shunt resistor R<sub>CS,PFC</sub> to limit the maximum current through the MOSFET, the choke, and freewheeling diode so as to avoid potential hard failure or lifetime The OCP causes the current to be limited to cases in which an overcurrent condition occurs. **Overcurrent** Protection Level 1 (OCP1) is implemented by hardware. If the voltage V<sub>CS,PFC</sub> across the shunt resistor exceeds the overcurrent threshold V<sub>CS,OCP1, PFC</sub> for longer than the blanking time t<sub>blank,OCP1,PFC</sub>, the MOSFET is turned off. The MOSFET is turned on when ZCD occurs or the PFC maximum period time-out signal triggers the start of the next switching cycle. Overcurrent Protection Level 2 (OCP2) is a second-level overcurrent protection implemented by hardware. The OCP2 overcurrent threshold is fixed. The OCP2 blanking time is t<sub>blank.OCP2.PFC</sub>. #### 3.1.8 **Bus Undervoltage Protection** Undervoltage detection of the bus voltage V<sub>bus</sub> is provided by measurement using the VS pin. The bus voltage is compared to a configurable undervoltage protection threshold V<sub>bus UV</sub>. If the threshold is exceeded for longer than the blanking time t<sub>blank.Vbus.UV</sub>, the protection will be triggered. **XDP<sup>™</sup> Digital Power** ### **Functional Description** #### 3.1.9 **Bus Overvoltage Protection** Overvoltage detection of the bus voltage V<sub>bus</sub> is provided by the measurement using the VS pin. The bus voltage is compared to a configurable overvoltage protection threshold V<sub>bus.OVP1</sub> in *Firmware (FW)*. If a threshold is exceeded for longer than the blanking time t<sub>blank,Vbus,OVP1</sub>, the gate driver stops. The gate driver operation is resumed when V<sub>bus</sub> falls below V<sub>bus,stdv,entr,OV</sub>. V<sub>bus OVP2</sub> is implemented in *Hardware (HW)* and it is fixed at a voltage which is represented as 2.8 V at the bus voltage sensing pin (VS). The HW permits a blanking time t<sub>blank,Vbus,OVP2</sub> to be programmed. Figure 11 V<sub>bus</sub> protections #### 3.1.10 **Input Undervoltage Protection** Undervoltage detection of the input voltage V<sub>in</sub> is provided by measurement using the HV pin. Values of V<sub>in,rms</sub> are compared to a configurable input undervoltage protection threshold V<sub>in,UV</sub>. If the threshold is exceeded for longer than the blanking time t<sub>blank,Vin,UV</sub>, the protection will be triggered. XDPL8220 features a configurable startup threshold V<sub>in.start.min</sub> to create hysteresis for flicker-free operation before the second stage starts switching. After startup checks when t<sub>rms,reset,PFC</sub> expires, the comparison is restored to the threshold value V<sub>in.UV</sub>. #### 3.1.11 **Input Overvoltage Protection** Overvoltage detection of the input voltage V<sub>in</sub> is provided by measurement using the HV pin. Values of V<sub>in.rms</sub> are compared to a configurable input overvoltage protection threshold V<sub>in.OV</sub>. If the threshold is exceeded for longer than the blanking time t<sub>blank,Vin,OV</sub>, the protection will be triggered. XDPL8220 features a configurable startup threshold V<sub>in.start.max</sub> to create hysteresis for flicker-free operation before the second stage starts switching. After startup checks when t<sub>rms,reset,PFC</sub> expires, the comparison is restored to the threshold value V<sub>in.OV</sub>. In the csv file the input OVP shall be disabled by default. Note: ### **XDP<sup>™</sup> Digital Power** ### **Functional Description** Figure 12 V<sub>in</sub> protections ### 3.1.12 Other PFC Protections #### **CS Resistor Short Protection** The input circuit breaker (fuse) shall be chosen appropriately in order to protect in case of current-sense resistor short. #### **CS Resistor Open Protection** The external circuitry for shared CS/ZCD pulls the CSPFC pin high in case of CS resistor missing so that the OCP2 protection is triggered. ### **CSPFC Pin Short to GND Protection** In case of CSPFC pin short to ground the lack of quasi-resonant oscillations shall trigger the CCM Protection. #### **CCM Protection** Continuous conduction mode (CCM) operation may occur during **PFC** startup for a limited time. It is considered as a failure in the system only if CCM operation of the **PFC** converter is observed over a longer period of time. The **PFC** converter may run into CCM operation for a longer period due to a shorted bypass diode, a heavy load step that is out of specification or very low input voltage outside the normal operating range. When CCM occurs, the magnetizing current in the *PFC* choke does not have the chance to decay to zero before the MOSFET turns on. No quasi-resonant oscillation will be seen at the ZCD signal before the maximum switching period time-out is reached that turns the MOSFET on. This turn-on event without ZCD oscillation is monitored to protect the *PFC* converter from continuous CCM operation. The CCM protection is implemented by firmware. If any quasi-resonant oscillation is seen at the ZCD signal for longer than the blanking time $t_{blank,CCM,PFC}$ , the protection is triggered. #### **Soft Start Failure** The soft start may take a long time, potentially never reaching steady state operation due to heavy loads or very low input voltages. If t<sub>start,PFC</sub> reaches t<sub>start,max,PFC</sub> before the soft start has ended, the protection is triggered. ### **Functional Description** ### 3.2 Flyback Controller Features The **FB** stage provides primary side control that avoids secondary side control feedback loop circuitry usually needed in isolated power converters. This approach supports a low part count to reduce costs. The **FB** stage features multi-mode operation and it selects the best mode of operation based on operating conditions. ### 3.2.1 Primary Side Regulation The **FB** in XDPL8220 provides primary side control of output current and output voltage. No external feedback components are necessary for the current control as the primary side regulation control loop is fully integrated. Figure 13 shows typical current and voltage waveforms of the FB application operating in QRM1. In DCM, the next switching cycle will not start at the first valley of $V_{AUX}$ , but is instead delayed. As a consequence, the switching losses in DCM will be higher. The primary peak current $I_{p,pk}$ , the period of conduction of the output diode $t_{demag}$ and the switching period $t_{sw,FB}$ are used to calculate the average output current. The voltage signal V<sub>AUX</sub> of the auxiliary winding of the transformer contains information on the reflected output voltage V<sub>out</sub>. The reflected output voltage is measured at the ZCD pin using a resistor divider. # infineon ### **Functional Description** Figure 13 Typical Waveforms of a Flyback Converter ### 3.2.1.1 Primary Side Current Sensing The primary side peak current $I_{p,pk}$ is controlled by the control loop using the $V_{CS,OCP1}$ level at the CSFB pin. This control scheme ensures suppression of any variation in the bus voltage. Several delays exist from the time at which the $\mathit{OCP1}$ level $V_{CS,OCP1}$ is exceeded at the CSFB pin until the gate switches off and the transformer current finally reaches its peak value. For a higher accuracy, the primary peak current $V_{CS,SH}$ is sampled a fixed time before turn-off of the gate. The primary side peak current is used to calculate the secondary side current and for protection. The propagation delay compensation parameter $t_{PDC}$ allows optimization of the accuracy of the primary side peak current: $$I_{p, \, pk} = \frac{V_{CS, \, SH}}{R_{CS, \, FB}} \cdot \frac{t_{on, \, FB} + t_{PDC}}{t_{on, \, FB} - t_{CSFB, \, offset}}$$ #### **Equation 2** ### **XDP<sup>™</sup> Digital Power** ### **Functional Description** Note: If an RC low pass filter is added in front of the CSFB pin, the related low pass filter delay has to be included in t<sub>PDC</sub>. Figure 14 Propagation Delay Compensation for accurate Primary Peak Current Calculation ### 3.2.1.2 Primary Side Output Voltage Sensing The output voltage is determined by measuring the reflected output voltage on the auxiliary winding. A resistor divider adapts the voltage to the operating range of the ZCD pin. The output voltage is measured at the ZCD pin using the voltage $V_{ZCD,SH}$ at the end of the demagnetization time at the time $t_{ZCD,sample}$ . The voltage measured at the ZCD pin, the dimensioning of the resistor dividers $R_{ZCD,FB,1}$ and $R_{ZCD,FB,2}$ , transformer turns $N_s$ and $N_a$ as well as an offset $V_{out,offset}$ (caused by the secondary diode, for example) are used to calculate the output voltage $V_{out}$ as follows: $$V_{\text{out}} = V_{\text{ZCD, SH}} \frac{R_{\text{ZCD, FB, 1}} + R_{\text{ZCD, FB, 2}}}{R_{\text{ZCD, FB, 2}}} \frac{N_{\text{S}}}{N_{\text{a}}} + V_{\text{out, offset}}$$ ### **Equation 3** V<sub>out</sub> is used for *Primary Side Regulated (PSR)* control loops in *CV* and *LP* modes as well as for output over- and undervoltage protections. Figure 15 Primary Side Output Voltage Sensing using ZCD S&H Note: Any relation between VCC and ZCD in self-supplied applications can be decoupled – e.g. by adding a linear regulator for VCC. **XDP<sup>™</sup> Digital Power** **Functional Description** Attention: Please note that the time ( $t_{demag}$ ) has to be longer than 2.0 $\mu$ s to ensure that the reflected output voltage can be sensed correctly at the ZCD pin. ### 3.2.1.3 Flyback Bus Voltage Sensing The **FB** can sense the bus voltage using the reflection of bus voltage on the auxiliary winding while the gate is turned on. A resistor divider adapts the negative voltage to the operating range of the ZCD pin. This second measurement path is required to protect against component failures in the VS measurement path (open loop protection for the **PFC** stage). The reflected bus voltage appears as a negative voltage at $V_{AUX}$ . This negative voltage is internally clamped at the ZCD pin to the negative voltage $V_{INPCLN}$ . The internal clamping current $I_{ZCD}$ is measured at the end of the ontime at the time $t_{CS,sample}$ . The measured clamping current of the ZCD pin, the dimensioning of the resistor dividers $R_{ZCD,FB,1}$ and $R_{ZCD,FB,2}$ as well as the number of transformer turns $N_a$ and $N_p$ are used to calculate the bus voltage $V_{bus,FB}$ as follows: $$V_{\text{bus, FB}} = \left( \left( I_{\text{ZCD}} + \frac{V_{\text{INPCLN}}}{R_{\text{ZCD, FB, 2}}} \right) R_{\text{ZCD, FB, 1}} + V_{\text{INPCLN}} \right) \frac{N_p}{N_a}$$ ### **Equation 4** V<sub>bus.FB</sub> is used for plausibility checks with the voltage V<sub>bus</sub> as measured using the VS pin. Figure 16 Voltage Sensing using ZCD Clamp Current ### 3.2.1.4 Output Current Calculation The output current is calculated based on the primary side peak current and the timing of the switching cycle. The output current $I_{out}$ is calculated using the duration of conduction of the output diode $t_{demag}$ , the switching period $t_{sw,FB}$ as well as the number of transformer turns $N_p$ , $N_s$ and the transformer coupling $K_{coupling}$ . The following equation is valid both in *QRM1* and *DCM*: $$I_{\text{out}} = \frac{1}{2}I_{p, \text{pk}} \cdot \frac{N_p}{N_s} \cdot K_{\text{coupling}} \cdot \frac{t_{\text{demag}}}{t_{\text{sw, FB}}}$$ ### **Equation 5** The coupling of the transformer can be approximated using the transformer primary inductance $L_p$ and the transformer primary leakage inductance $L_{p,lk}$ as follows: $$K_{\text{coupling}} \approx \frac{L_p}{L_p + L_{p, lk}}$$ ### **Equation 6** The calculated current I<sub>out</sub> is used for the control loop in the modes *CC* and *LP*. The calculated current is also used for output overcurrent protection. # infineon **Functional Description** ### 3.2.1.5 Output Control Scheme The XDPL8220 includes three different control schemes for a CC, CV or LP output. Different use cases require the controller to operate according to different operation schemes: - In the case of typical LED strings, the forward voltage of the LED string determines the output voltage of the driver. XDPL8220 operates in CC and drives a constant output current I<sub>out,full</sub> to the load. The forward voltage of the connected LED string has to be below a configurable maximum value V<sub>out,set</sub>. - In the case of LED loads including a power stage (e.g. Infineon BCR linear regulators or Infineon DC/DC buck ILD2111), XDPL8220 operates in CV, ensuring a constant voltage V<sub>out,set</sub> to the load. The total output current drawn by the load has to be below a configurable maximum value I<sub>out,full</sub>. - In the case of a high output current setpoint I<sub>out,full</sub> and an overly long LED string which exceeds the configurable power limit P<sub>out,set</sub>, XDPL8220 operates in *LP* to ensure that the power limit of the driver is not exceeded. The controller reduces the output current automatically, ensuring light output without any interruption even for overly long LED strings. The forward voltage of the connected LED string has to be below a configurable maximum value V<sub>out,set</sub>. For every update of the control loop, the control scheme is selected on the basis of the current operation conditions (output voltage $V_{out}$ and output current $I_{out}$ ) and their distance to the three limiting setpoints ( $V_{out,set}$ , $P_{out,set}$ and $I_{out,full}$ ): - For CC schemes, the internal reference current I<sub>out,full</sub> is weighted according to thermal management and a dimming curve to yield I<sub>out,set</sub>. The calculated output current I<sub>out</sub> is compared with the weighted reference current I<sub>out,set</sub> to generate an error signal for the output current. - For CV schemes, the sensed output voltage V<sub>out</sub> at the ZCD pin is compared to a reference voltage V<sub>out,set</sub> to generate an error signal for the output voltage. - For LP schemes, the output current is limited to a maximum of I<sub>out,set</sub> = P<sub>out,set</sub> / V<sub>out</sub>. Out of these three schemes, for each step the most critical error is selected (see *Figure 17*): - 1. If any setpoint is exceeded, the largest error for power decrease is selected to bring the controller back to the desired operating point as quickly as possible. - 2. If the current operating conditions are below all three setpoints, the smallest error for power increase is selected to avoid overshooting any setpoint. The selected error signal is fed into a compensator to control the gate driver switching parameters (i.e. duty cycle and frequency) for the power MOSFET of the **FB**. Figure 17 Control Scheme for CC/CV/LP Modes (Non-Dimmed) In dimming cases, the output current setpoint $I_{out,set}$ is located between $I_{out,min}$ and $I_{out,full}$ and varies according to the sensed *PWM* duty cycle $D_{DIM}$ . Dimming can be visualized by moving the vertical line for the output current setpoint in *Figure 18* from right to left. ### **XDP<sup>™</sup> Digital Power** ### **Functional Description** Note: An operation in limited power mode can cause dimmer dead-travel until the controller enters constant current mode. Figure 18 Control Scheme for CC/CV/LP Modes (including Dimming) One or more of the output control schemes can be deactivated by configuration of the setpoints. Some examples are given below: - The *LP* scheme is not active for P<sub>out,set</sub> > V<sub>out,set</sub> \* I<sub>out,full</sub>. For such a configuration, the controller will only select between a *CC* and *CV* scheme. - The CV scheme is not active for V<sub>out.set</sub> = V<sub>out.OV</sub> as the output overvoltage protection will be triggered. - The CC scheme is not active for I<sub>out,full</sub> = I<sub>out,OC</sub> as the output overcurrent protection will be triggered. ### 3.2.1.6 Multimode Scheme The control loop of XDPL8220 uses two different switching modes. **QRM1** is optimized for high efficiency at high loads while **DCM** is used in light load conditions. Figure 19 Flyback Multimode Operation Scheme - QRM1: This mode maximizes the efficiency by switching on the 1st valley of the V<sub>AUX</sub> signal. This ensures zero current switching with a minimum of switching losses. The power is controlled by regulating the primary peak current using V<sub>CS.OCP1</sub>. - **DCM**: This mode is used if V<sub>CS,OCP1</sub> has reached its minimum value V<sub>CS,min,FB</sub>. To allow lower output power, the controller extends the switching period later than the 1st valley. ### **XDP<sup>™</sup> Digital Power** ### **Functional Description** The minimum power is limited by the transformer primary inductance $L_p$ , maximum switching period $t_{sw,max,FB}$ and minimum primary peak current $I_{p,pk,min}$ : $$P_{\min} = \frac{1}{2} \cdot L_p \cdot I_{p, \text{pk}, \min}^2 \cdot \frac{1}{t_{\text{sw}, \text{max}, FB}}$$ ### **Equation 7** The minimum primary peak current I<sub>p.pk.min</sub> is restricted by: $$I_{p, \text{pk, min}} = t_{\text{demag, min}} \cdot \frac{N_p}{N_s} \cdot \frac{V_{\text{out, OV}}}{L_p}$$ ### **Equation 8** Note: If the load drops below the minimum load of $P_{\min}$ , the output voltage will rise up to the output overvoltage threshold $V_{\text{out,OV}}$ and trigger the protection. An auto-restart can be used to keep the output voltage close to $V_{\text{out,OV}}$ until the load increases again. ### 3.2.2 Flyback Startup After startup, the **FB** of the XDPL8220 initiates a soft start to minimize the switching stress for the power MOSFET and secondary diode. The cycle-by-cycle current limit is increased in steps of $V_{CS,step}$ with a configurable duration $t_{softstart}$ for each step. After the final $V_{CS,OCP1,start}$ limit level has been reached, the output will be charged until the minimum output voltage $V_{out,start}$ , which ensures self-supply has been reached. At this condition, *Continuous Conduction Mode (CCM)* protection as well as output undervoltage protection are activated and the control loop takes over. The starting point for the control loop is to operate in DCM at lowest switching frequency and shortest on-time. These switching parameters avoid any overshoot of output current for short LED string in dimmed conditions. Figure 20 Flyback Startup Sequence **XDP<sup>™</sup> Digital Power** **Functional Description** ### 3.2.3 Protection Features Protections ensure the operation of the controller under restricted conditions. Protections are triggered if fault conditions are present longer than the blanking times configured for each protection<sup>3</sup>. The controller will react to a triggered protection as configured. Attention: The controller may continue operation after exceeding protection thresholds because of blanking times. All protection thresholds have to be set with respect to tolerances, blanking times and worst case transients. Figure 21 Blanking Times cause Excess of Threshold ### 3.2.3.1 Primary Overcurrent Protection The primary side overcurrent protection implemented in hardware covers fault conditions like a short in the transformer primary winding or an open CS pin. The primary side current is compared to a configurable overcurrent protection threshold $V_{CS,OCP2}$ . If the threshold is exceeded for longer than the blanking time $t_{OCP2,FB}$ , the protection will be triggered. ### 3.2.3.2 Output Undervoltage Protection In the case of a short in the output, the output voltage may drop to a very low level. Detection of undervoltage in the output voltage V<sub>out</sub> is enabled by measurement of the reflected voltage at the ZCD pin. During operation, the output voltage is compared to a configurable undervoltage protection threshold $V_{out,UV}$ . If the threshold is exceeded for longer than the blanking time $t_{blank,out,UV}$ , the protection will be triggered. This protection threshold $V_{out,UV}$ is disabled during startup. During startup, the protection operates differently: In case the FB cannot charge the output voltage to $V_{out,start}$ during a timeout of $t_{start,max,FB}$ , the protection will be triggered. This timeout starts when the FB is started. Note: The startup threshold $V_{\text{out,start}}$ has to be configured over and above the undervoltage threshold $V_{\text{out,UV}}$ to allow undershoots at startup which may occur, especially for resistive loads. ### 3.2.3.3 Output Overvoltage Protection In case of a open output, the output voltage may rise to a high level. Overvoltage detection of the output voltage V<sub>out</sub> is provided by measurement at the ZCD pin. The output voltage is compared to a configurable overvoltage protection threshold $V_{out,OV}$ . If the threshold is exceeded for longer than the blanking time $t_{blank,out,OV}$ , the protection will be triggered. <sup>&</sup>lt;sup>3</sup> except VCC undervoltage protection ### **Functional Description** The blanking time $t_{blank,Vout,OV}$ should be set to the minimum value to minimize overshoots of the Note: output voltage above the protection threshold. This protection is usually triggered if the output is open or the output load drops below the minimum Note: $load P_{min}$ . #### **Output Overcurrent Protection** 3.2.3.4 Overcurrent detection in the output current I<sub>out</sub> is provided on the basis of the calculated output current. The calculated output current is compared to a configurable overcurrent protection threshold I<sub>out.OC</sub>. If the threshold is exceeded for longer than the blanking time t<sub>blank.out.OC</sub>, the protection will be triggered. #### **Output Overpower Protection** 3.2.3.5 Overpower detection in the output power P<sub>out</sub> is provided on the basis of the calculated output power. The calculated output power is compared to a configurable overpower protection threshold Pout.OP. If the threshold is exceeded for longer than the blanking time t<sub>blank.out.OP</sub>, the protection will be triggered. #### 3.2.3.6 **Other Flyback Protections** XDPL8220 includes additional protections to ensure the integrity and correct flow of the firmware. - A hardware weak pull-up protects against an open CSFB pin. - A firmware watchdog protects against the CSFB pin becoming shorted to GND. - A firmware state monitor supervises correct operation of the flyback in **QRM1** or **DCM**. A protection is triggered if the flyback enters **CCM**. - A firmware check ensures that the **PFC** has already boosted the bus voltage sufficiently before the **FB** starts. - A firmware plausibility check ensures that the bus voltage measurement using the VS pin is correct. XDP™ Digital Power ### **Functional Description** #### 3.3 **General Controller Features** XDPL8220 provides general features for firmware task scheduling, VCC control and temperature control which are independent of the target application. #### **External Temperature Sensing** 3.3.1 The external temperature is measured by measuring the voltage of an NTC with respect to the internal V<sub>RFF</sub> voltage. **External Temperature Sensing using NTC** The controller calculates the resistance of the NTC based on the measured voltage V<sub>Temp</sub>, the internal reference voltage V<sub>RFF</sub> and the internal pull-up resistance R<sub>PU</sub>: $$R_{\rm NTC} = \frac{v_{\rm Temp} \cdot R_{\rm PU}}{v_{\rm REF} - v_{\rm Temp}}$$ #### **Equation 9** #### 3.3.2 Adaptive Temperature Protection XDPL8220 offers adaptive temperature protection using internal and/or external temperature sensors. This feature reduces the output current according to temperature to protect the load and driver against overtemperature. Whenever the temperature T<sub>hot</sub> is exceeded, the current is gradually reduced from the maximum current I<sub>out.set</sub>, as shown in *Figure 23*. If the temperature drops below T<sub>hot</sub>, the output current is increased again. This allows the controller to ensure operation at or below a temperature of T<sub>hot</sub>. If a reduction down to a minimum current I<sub>out,red</sub> is not able to compensate for any continued increase in temperature, XDPL8220 will eventually trigger overtemperature protection if T<sub>critical</sub> is exceeded. If the controller is configured to react with auto-restart to the overtemperature protection, it will only restart after the temperature dropped below That. Figure 23 **Adaptive Temperature Protection** ### **Functional Description** Note: Please note that the internal temperature sensor can only protect external components which have sufficient thermal coupling to XDPL8220. The external temperature sensor can be used to protect the temperature of external components (e.g. power MOSFETs or linear regulators). #### 3.3.3 **PWM Dimming Interface** The duty cycle sensed at the PWM pin is used to determine the output current level. The XDPL8220 can be configured to use either a linear or a quadratic dimming curve. Either normal or inverted dimming curves can be selected. Figure 24 shows the relationship of the PWM duty cycle to the output current target value. Configurable levels D<sub>DIM,min</sub> and D<sub>DIM,max</sub> ensure that the minimum current I<sub>out,min</sub> and maximum current I<sub>out,set</sub> can always be achieved, thereby making the application robust against component tolerances. An optional hysteresis can be enabled for the sensing of the PWM signal. This hysteresis can suppress jitter in the PWM signal. Any change of the PWM duty cycle within the hysteresis will not affect the output current. Figure 24 **Selectable Dimming Curves** Using the optional Dim-to-Off feature, the light output can be stopped without removal of input voltage. In Dimto-Off, the controller will enter auto-restart operation to minimize power consumption. The auto-restart recharges the output voltage to a minimum output voltage of V<sub>out,start</sub> to measure the PWM duty cycle. With this feature, the output voltage can be maintained in a specific range by configuration of the startup voltage V<sub>out,start</sub> and auto-restart time t<sub>AR</sub>, and by dimensioning of an active or passive output bleeder. If V<sub>out,start</sub> is configured to be low enough below the minimum forward voltage of the LED string, the LEDs will show no light in this state. Either an active or passive output bleeder is required to allow the controller to maintain the output Note: voltage if the Dim-to-Off feature is enabled. ### **Functional Description** Dim-to-Off is entered if the *PWM* duty cycle exceeds the configurable threshold D<sub>DIM,off</sub> (see purple line in *Figure* 24). As soon as the duty cycle exceeds D<sub>DIM,on</sub>, the controller will start to continuously regulate output voltage or output current again. ### 3.3.4 Protection Features Protections ensure the operation of the controller under restricted conditions. Protections are triggered if fault conditions are present longer than the blanking times configured for each protection<sup>4</sup>. The controller will react to a triggered protection as configured. Attention: The controller may continue operation after exceeding protection thresholds because of blanking times. All protection thresholds have to be set with respect to tolerances, blanking times and worst case transients. Figure 25 Blanking Times cause Excess of Threshold ### 3.3.4.1 Overtemperature Protection Overtemperature protection initiates a shutdown once the critical temperature level T<sub>critical</sub> is exceeded. *Figure 26* shows the temperature hysteresis formed by the critical temperature $T_{critical}$ and maximum turn-on threshold $T_{hot}$ if auto-restart is enabled for temperature protection. If latch mode is selected instead, the IC will turn off and only restart after recycling of input power with a temperature below $T_{critical}$ . Figure 26 Temperature Protection <sup>&</sup>lt;sup>4</sup> except VCC undervoltage protection infineon **Functional Description** ### 3.3.4.2 VCC Undervoltage Protection A *Undervoltage Lockout (UVLO)* is implemented in hardware. It ensures defined enabling and disabling of the *Integrated Circuit (IC)* operation depending on the supply voltage V<sub>VCC</sub> at the VCC pin in accordance with defined thresholds. The $\it{UVLO}$ contains a hysteresis with the voltage thresholds $V_{VCC,on}$ for enabling the $\it{IC}$ and $V_{VCC,off}$ for disabling the IC. Once the mains input voltage is applied, current flows through an external resistor into the HV pin via the integrated depletion cell and diode to the VCC pin. The $\it{IC}$ is enabled once $V_{VCC}$ exceeds the threshold $V_{VCC,on}$ and enters normal operation if no fault condition is detected. In this phase, $V_{VCC}$ will drop until either external supply or the self-supply via the auxiliary winding takes over the supply at the VCC pin. In the case of output short or strong capacitive loading, the auxiliary winding cannot provide power to $V_{VCC}$ . A timeout of $t_{start,max}$ is available to respond to this failure condition. Note: The self-supply via the auxiliary winding must be in place before the output short timeout occurs or before $V_{VCC}$ falls below the $V_{VCC.off}$ threshold. Otherwise, the system will perform a fast restart. Note: It is possible to supply VCC externally from an auxiliary power supply. In this case, the VCC also needs initially to ramp to V<sub>VCC.on</sub> to enable the IC. ### 3.3.4.3 VCC Overvoltage Protection Overvoltage protection ensures that the voltage at the VCC pin is not exceeded. The VCC voltage is compared to a configurable overvoltage protection threshold $V_{VCC,OV}$ . If the threshold is exceeded for longer than the blanking time $t_{blank,VCC,OV}$ , the protection will be triggered. Note: The reaction to this protection is fixed to stop mode to ensure a discharge of VCC. ### 3.3.4.4 Other General Controller Protections XDPL8220 includes several protections to ensure the integrity and correct flow of the firmware. - A hardware watchdog checks correct execution of firmware. A protection is triggered in the event that the firmware does not service the watchdog within a defined period. - A hardware Random Access Memory (RAM) parity check triggers a protection if a bit in the memory changes unintentionally. - A hardware clock check watchdog checks that no clock oscillator is failing. - A firmware Cyclic Redundancy Check (CRC) at each startup verifies the integrity of firmware code and its parameters. - A firmware task execution watchdog triggers a protection if the firmware tasks are not executed as expected. ### 3.3.5 Protection Reactions The reaction to each protection can be separately selected. Available reactions may include auto restart, fast auto restart, latch or stop mode. *Figure 27* depicts the timing of an auto-restart reaction: - **1.** If a protection threshold is exceeded for longer than the related blanking time t<sub>blank</sub>, the protection is triggered. - 2. Within a maximum $t_1 = 4 * 32 \mu s$ , the gate driver of the power stage related to the protection is disabled. - 3. Within a maximum $t_2 = 4 * 32 \mu s$ , the gate drivers of other stages are disabled. - **4.** The reaction depends on the configuration of the protection: - In case of latch mode, the application will enter latch mode at this time. No further steps are done, the reaction ends here. ### **Functional Description** - In case of stop mode, the application will stop and enter UART parametrization mode which allows to read out the error code. No further steps are done, the reaction ends here. - In case of a (fast) auto-restart reaction, the controller will enter a power saving mode for the auto-restart time t<sub>AR</sub> or t<sub>AR,fast</sub> respectively. - **5.** The auto restart may include a new VCC charging cycle. The time t<sub>3</sub> typically depends on the input voltage. - 6. The first power stage will enable its gate driver according to its startup sequence (soft start) again. - 7. The second power stage will enable its gate driver according to its startup sequence (soft start) again. The startup of a subsequent power stage may be delayed by a time t₄ depending on any startup condition for the subsequent stage. Figure 27 **Protection Reaction for auto-restart** #### 3.3.5.1 Auto restart When auto restart mode is activated, XDPL8220 stops switching at the GD pins. After a configurable auto restart time $t_{AB}$ , XDPL8220 initiates a new startup with soft start. During the time in which the gate is not switching, the internal HV startup cell is automatically enabled and disabled to keep the VCC voltage between the V<sub>UVLO</sub> and V<sub>OVLO</sub> thresholds for the supply of XDPL8220. #### 3.3.5.2 **Fast Auto Restart** When fast auto restart mode is activated, XDPL8220 stops switching at the GD pins. After a configurable fast auto restart time t<sub>AR.fast</sub>, XDPL8220 initiates a new startup with soft start. During the time in which the gate is not switching, the internal HV startup cell is automatically enabled and disabled to keep the VCC voltage between the V<sub>UVLO</sub> and V<sub>OVLO</sub> thresholds for the supply of XDPL8220. **XDP<sup>™</sup> Digital Power** **Functional Description** #### 3.3.5.3 **Latch Mode** When latch mode is activated, XDPL8220 stops switching at the GD pins. The device stays in this state until input voltage is completely removed and the VCC voltage drops below the V<sub>UVI O</sub> threshold. Only then can XDPL8220 be restarted by applying input voltage. To maintain this state, the internal HV startup cell is automatically enabled and disabled to keep the VCC voltage between the V<sub>UVLO</sub> and V<sub>OVLO</sub> thresholds for the supply of XDPL8220. The current consumption is reduced to a minimum. #### 3.3.5.4 **Stop Mode** When stop mode is activated, XDPL8220 stops switching at the GD pins. XDPL8220 enters **UART** communication mode to allow debugging of the system state. Note: The VCC for XDPL8220 needs to be supplied by an external source. Without an external supply, VCC will drain to V<sub>UVLO</sub> and XDPL8220 performs a restart. **Design Support** ### 4 Design Support XDPL8220 is a configurable digital platform product. It can be configured to meet a wide range of application requirements. ### 4.1 Design Procedure Infineon provides support of the design procedure for lighting applications using Infineon's digital platform *IC*s. A lighting application is designed in a few simple steps using Infineon's digital platform *IC*s as follows: - **1.** The Infineon XDPL8220 reference board and the *XDPL8220 Reference Board Test Report* demonstrate the features and performance of the XDPL8220 in a typical application. - 2. Parameters of the XDPL8220 reference board can easily be fitted to any application's requirements. The isolated .dp Interface Gen2 is connected to XDPL8220 via Universal Serial Bus (USB). The GUI tool .dp Vision is included with the .dp Interface Gen2. .dp Vision allows interactive changing of parameters. The usage of .dp Vision is explained in the .dp Vision User Manual. - **3.** To further adapt the XDPL8220 to application requirements, customers can design their own specific boards. The steps used to design a board are explained in the *XDPL8220 Design Guide*. .dp Vision can be used together with the .dp Interface Gen2 to connect to customer-specific designs based on XDPL8220. This setup can be used for rapid prototyping. The tooling allows fine-tuning of parameters and development of multiple parameter sets e.g. to reuse the same for different product variants of an application. - **4.** For mass production, the *XDPL8220 Programming Manual* documents the necessary interfacing and procedures to integrate the parameter configuration of XDPL8220 into the production line. *Figure 28* shows two options to easily apply the configuration of the *IC* during production tests: - One option is to use the isolated .dp Interface Gen2, which can be accessed with USB commands. - Another option is to directly use the *UART* interface of the XDPL8220. The correct VCC voltage and *UART* communication have to be controlled by the production process in this case. Figure 28 Setup for Parametrization using .dp Interface Gen2 for Interactive Development (top) and Production (middle and bottom) ### 4.2 List of Configurable Parameters This list provides information about configurable parameters, including their permitted range and granularity. Typical example values are also provided. **Table 2** Parameters for Hardware Configuration | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |----------------|-----------------------------------|---------|------------------|------------------|-------------| | N <sub>a</sub> | <b>FB</b> auxiliary winding turns | 34 | 1 | 300 | 1 | | N <sub>p</sub> | <b>FB</b> primary winding turns | 60 | 1 | 300 | 1 | **Design Support** Table 2 **Parameters for Hardware Configuration (continued)** | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |-------------------------|----------------------------------------------------------------|------------|------------------|--------------------|----------------| | $\overline{N_s}$ | <b>FB</b> secondary winding turns | 44 | 1 | 300 | 1 | | R <sub>CS,FB</sub> | FB current sense resistance | 410/2048 Ω | 200/2048 Ω | 3 Ω | 1/2048 Ω | | R <sub>ZCD,FB,1</sub> | FB ZCD upper resistor | 120 kΩ | 50 Ω | 200 kΩ | 50 Ω | | R <sub>ZCD,FB,2</sub> | <b>FB</b> ZCD shunt resistor | 7.5 kΩ | 50 Ω | 100 kΩ | 50 Ω | | R <sub>VS,1</sub> | VS upper resistor for bus voltage measurement | 9.96 ΜΩ | 500 kΩ | 15 ΜΩ | 500 Ω | | R <sub>VS,2</sub> | VS shunt resistor for bus voltage measurement | 52.3 kΩ | 22 kΩ | 100 kΩ | 50 Ω | | R <sub>HV</sub> | HV resistor | 100 kΩ | 47 kΩ | 130 kΩ | 50 Ω | | $V_{\text{out,offset}}$ | Output voltage offset (e.g. voltage drop from secondary diode) | -0.625 V | -4.000 V | 4.000 V | 0.125 V | | $V_{GBFB}$ | FB gate driver voltage high level | 10.5 V | 4.5 V | 15 V <sup>1)</sup> | 1.5 V | | I <sub>GBFB</sub> | FB gate driver strength | 100 mA | 100 mA | 500 mA | Selected steps | | $V_{GBPFC}$ | PFC gate driver voltage high level | 10.5 V | 4.5 V | 15 V <sup>2)</sup> | 1.5 V | | I <sub>GBPFC</sub> | PFC gate driver strength | 100 mA | 30 mA | 150 mA | Selected steps | #### Table 3 **Parameters for PFC Protections** | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |-----------------------------|-------------------------------------------------------------------------|---------|-----------------------------|------------------------------|-----------------------| | t <sub>blank,Vbus,OVP</sub> | Blanking time for bus overvoltage threshold, level 2 | 200 ns | 0 s | 640 ns | 1 / f <sub>mclk</sub> | | t <sub>blank,Vbus,OVP</sub> | Blanking time for bus overvoltage threshold, level 1 | 400 us | 0 s | 1 ms | t <sub>slot</sub> | | V <sub>bus,OVP1</sub> | Bus overvoltage threshold, level 1 | 490 V | V <sub>bus,stdy,entr,</sub> | 600 V <sup>3)</sup> | 1/16 V | | t <sub>blank,Vbus,UV</sub> | Blanking time for bus undervoltage threshold | 500 us | 0 s | 1 ms | t <sub>slot</sub> | | V <sub>bus,UV</sub> | Bus undervoltage threshold | 300 V | V <sub>bus,start,PFC</sub> | V <sub>bus,stdy,entr,U</sub> | 1/16 V | | t <sub>start,max,PFC</sub> | Maximum <b>PFC</b> soft start time to settle the bus voltage at startup | 200 ms | 0 s | 500 ms | t <sub>slot</sub> | | t <sub>blank,Vin,OV</sub> | Blanking time for input overvoltage threshold | 100 ms | 0 s | 200 ms | t <sub>slot</sub> | | t <sub>blank,Vin,UV</sub> | Blanking time for input undervoltage threshold | 100 ms | 0 s | 200 ms | t <sub>slot</sub> | Limited by VCC - 0.5 V Limited by VCC - 0.5 V <sup>&</sup>lt;sup>3</sup> Limited by the voltage rating of the bus capacitors **Design Support** Table 3 Parameters for PFC Protections (continued) | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |-------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------|---------------------------|-----------------------| | $V_{in,OV}$ | Input overvoltage threshold | 319 Vrms | V <sub>in,start,max</sub> | 424 Vrms | 1/16 Vrms | | $V_{in,UV}$ | Input undervoltage threshold | 76 Vrms | 0 V | V <sub>in,start,min</sub> | 1/16 Vrms | | V <sub>in,start,max</sub> | Maximum input voltage at startup | 307 Vrms | V <sub>in,start,min</sub> | V <sub>in,OV</sub> | 1/16 Vrms | | V <sub>in,start,min</sub> | Minimum input voltage at startup | 88 Vrms | V <sub>in,UV</sub> | V <sub>in,start,max</sub> | 1/16 Vrms | | t <sub>blank,OCP2,PFC</sub> | Blanking time for the peak current limitation, level 2 | 200 ns | 1 / f <sub>mclk</sub> | 600 ns | 1 / f <sub>mclk</sub> | | t <sub>blank,OCP1,PFC</sub> | Blanking time for the peak current limitation, level 1 | 200 ns | 1 / f <sub>mclk</sub> | 600 ns | 1 / f <sub>mclk</sub> | | V <sub>CS,OCP1, PFC</sub> | Maximum peak current voltage | 0.75 V | 0.1 V | 1.08 V | 0.125 mV | | t <sub>blank,CCM,PFC</sub> | Blanking time for CCM protection | 12 ms | 0 s | 30 ms | t <sub>slot</sub> | | Protection <sub>PF</sub> | Bit-coded enabling per protection: If set to 1, protection is enabled. | | 0 | 65535 | One-hot coded | | Protection <sub>PF</sub><br>C,conf1 | Bit-coded reaction per protection: If set to 1, auto-restart is selected. If set to 0, either latch mode or stop is selected. | | 0 | 65535 | One-hot<br>coded | | Protection <sub>PF</sub><br>C,conf2 | Bit-coded reaction per protection: If set to 1, fast auto restart or stop is selected. If set to 0, normal auto-restart or latch mode is enabled. | | 0 | 65535 | One-hot<br>coded | | Protection <sub>PF</sub><br>C,conf3 | Bit-coded reaction per protection: If set to 1, limited number of restarts are enabled. If set to zero, unlimited restarts will be done. | | 0 | 65535 | One-hot<br>coded | | Protection <sub>PF</sub><br>C,conf4 | Bit-coded reaction per protection: If set to 1, VCC charging will be enabled for auto-restarts. | | 0 | 65535 | One-hot<br>coded | ### **Table 4** Parameters for Flyback Protections | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |----------------------------|---------------------------------------------------------------------|---------|------------------------|------------------------|-------------------| | V <sub>out,UV</sub> | Output undervoltage threshold | 15 V | 0 V | V <sub>out,start</sub> | 0.125 V | | t <sub>blank,Vout,UV</sub> | Blanking time for output undervoltage | 500 us | 0 s | 1 ms | t <sub>slot</sub> | | t <sub>start,max,FB</sub> | Maximum <b>FB</b> startup time to detect an output short at startup | 5 ms | 0 s | 200 ms | t <sub>slot</sub> | | $V_{out,OV}$ | Output overvoltage threshold | 55 V | V <sub>out,start</sub> | 200 V | 0.125 V | | t <sub>blank,Vout,OV</sub> | Blanking time for output overvoltage | 500 us | 0 s | 1 ms | t <sub>slot</sub> | | $t_{blank,CCM}$ | Blanking time for CCM protection | 500 us | 0 s | 1 ms | t <sub>slot</sub> | | I <sub>out,OC</sub> | Output overcurrent threshold | 3 A | I <sub>out,full</sub> | 10 A | 0.5 mA | | t <sub>blank,lout,OC</sub> | Blanking time for output overcurrent | 500 us | 0 s | 1 ms | t <sub>slot</sub> | | P <sub>out,OP</sub> | Output overpower threshold | 120 W | P <sub>out,set</sub> | 300 W | 0.5 W | | t <sub>blank,Pout,OP</sub> | Blanking time for output overpower | 500 us | 0 s | 1 ms | t <sub>slot</sub> | **Design Support** Table 4 Parameters for Flyback Protections (continued) | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|------------------|-------------------| | t <sub>blank,Vbus,FB</sub> | Blanking time for bus voltage plausibility check | 500 us | 0 s | 1 ms | t <sub>slot</sub> | | t <sub>blank,CSFB2GN</sub> | Blanking time for the CSFB-to-GND-<br>short check | 100 us | 0 s | 500 us | t <sub>slot</sub> | | t <sub>blank,TOSC,FB</sub> | Blanking time for the t <sub>OSC,FB</sub> being overly long check | 40 ms | 0 ms | 100 ms | 20 ms | | Protection <sub>FB,</sub> | Bit-coded enabling per protection: If set to 1, protection is enabled. | | 0 | 65535 | One-hot coded | | Protection <sub>FB</sub> , | Bit-coded reaction per protection: If set to 1, auto-restart is selected. If set to 0, either latch mode or stop is selected. | | 0 | 65535 | One-hot<br>coded | | Protection <sub>FB,</sub> conf2 | Bit-coded reaction per protection: If set to 1, Fast Auto-restart or Stop is selected. If set to 0, normal Auto-restart or latch mode is enabled) | | 0 | 65535 | One-hot<br>coded | | Protection <sub>FB,</sub> conf3 | Bit-coded reaction per protection: If set to 1, limited number of restarts are enabled. If set to zero, unlimited restarts are enabled. | | 0 | 65535 | One-hot<br>coded | | Protection <sub>FB</sub> , | Bit-coded reaction per protection: If set to 1, VCC charging will be enabled for auto-restarts. | | 0 | 65535 | One-hot<br>coded | ### **Table 5** Parameters for General Protections | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |----------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|---------|------------------|------------------|-------------------| | $V_{VCC,OV}$ | VCC overvoltage threshold | 24.75 V | 6 V | 24.75 V | 0.125 V | | t <sub>blank,VCC,OV</sub> | Blanking time for VCC overvoltage | 5 ms | 0 s | 10 ms | t <sub>slot</sub> | | Protection <sub>ge</sub> | Bit-coded enabling per protection: If set to 1, protection is enabled. | | 0 | 65535 | One-hot coded | | Protection <sub>ge</sub> n,conf1 | Bit-coded reaction per protection: If set to 1, auto-restart is selected. If set to 0, either latch mode or stop is selected. | | 0 | 65535 | One-hot<br>coded | | Protection <sub>ge</sub> n,conf2 | Bit-coded reaction per protection: If set to 1, fast auto-restart or stop is selected. If set to 0, normal auto-restart or latch mode is enabled) | | 0 | 65535 | One-hot<br>coded | | Protection <sub>ge</sub> n,conf3 | Bit-coded reaction per protection: If set to 1, limited number of restarts are enabled. If set to zero, unlimited restarts are enabled. | | 0 | 65535 | One-hot<br>coded | | Protection <sub>ge</sub> n,conf4 | Bit-coded reaction per protection: If set to 1, VCC charging will be enabled for auto-restarts. | | 0 | 65535 | One-hot<br>coded | ### **Design Support** ### Table 5 Parameters for General Protections (continued) | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |----------------------|----------------------------------------------|---------|------------------|------------------|-------------| | t <sub>AR</sub> | Auto-restart time | 1 s | 250 ms | 4 s | 250 ms | | t <sub>AR,fast</sub> | Fast auto-restart time | 40 ms | 5 ms | 4 s | 5 ms | | N <sub>AR,max</sub> | Maximum number of restarts, afterwards latch | 10 | 0 | 15 | 1 | ### Table 6 Parameters for Adaptive Temperature Protection | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |---------------------------|-----------------------------------------------|---------|----------------------|-------------------------------------------------|-----------------------------------| | T <sub>critical</sub> | Shutoff temperature | 110°C | T <sub>hot</sub> | 125°C | 1°C | | T <sub>hot</sub> | Temperature for thermal management | 100°C | 60°C | T <sub>critical</sub> | 1°C | | R <sub>NTC,hot</sub> | <b>NTC</b> resistance at T <sub>hot</sub> | 1500 Ω | 1 Ω | 30000 Ω | 1 Ω | | R <sub>NTC,critical</sub> | NTC resistance at T <sub>critical</sub> | 800 Ω | 1 Ω | 30000 Ω | 1 Ω | | t <sub>step</sub> | Current reduction time step | 2 s | 1 s | 20 s | 2 <sup>14</sup> t <sub>slot</sub> | | I <sub>out,red</sub> | Lowest reduced current for thermal management | 200 mA | I <sub>out,min</sub> | I <sub>out,full</sub> | 0.5 mA | | I <sub>out,step</sub> | Output current step | 5 mA | 0.5 mA | I <sub>out,full</sub> -<br>I <sub>out,red</sub> | 0.5 mA | ### Table 7 Parameters for Startup and Shutdown | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |----------------------------|--------------------------------------------------------------|------------|------------------------|-----------------------------|-----------------------| | t <sub>softstart</sub> | Soft start time step | 0.5 ms | 0.1 ms | 2 ms | t <sub>slot</sub> | | V | Maximum peak current voltage during startupCS, max,start,FB | 0.9 V | V <sub>CS,min,FB</sub> | V <sub>CS,max,FB</sub> | 0.125 mV | | V <sub>CS,CS,step</sub> | Soft start voltage limit step | 0.3 V | 0.1 V | V <sub>CS,OCP1, start</sub> | 0.125 mV | | V <sub>out,start</sub> | Output startup voltage | 10 V | V <sub>out,UV</sub> | V <sub>out,set</sub> | 0.125 V | | t <sub>sw,start,FB</sub> | Minimum switching period during startup | 1 / 20 kHz | t <sub>sw,min</sub> | t <sub>sw,max,FB</sub> | 1 / f <sub>mclk</sub> | | $V_{\text{bus,start,FB}}$ | Bus voltage <b>FB</b> startup threshold | 350 V | 0 V | V <sub>bus,set</sub> | 1/16 V | | V <sub>bus,start,PFC</sub> | Bus voltage <b>PFC</b> startup threshold in case of DC input | 75 V | 0 V | V <sub>bus,UV</sub> | 1/16 V | ### Table 8 Parameters for PFC Control Loop | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |------------------------|----------------------------------------|---------|------------------|------------------|-------------| | SVP <sub>startup</sub> | PIT1 proportional gain in soft start | 4 | 0 | 15 | 1 | | SVI <sub>startup</sub> | PIT1 integral gain in soft start | 7 | 0 | 15 | 1 | | SVP <sub>stdy</sub> | PIT1 proportional gain in steady state | 4 | 0 | 15 | 1 | | SVI <sub>stdy</sub> | PIT1 integral gain in steady state | 7 | 0 | 15 | 1 | **Design Support** Table 8 Parameters for PFC Control Loop (continued) | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |-------------------------------|-------------------------------------------------------|-------------|-------------------------|-------------------------|-----------------------| | SVT | PIT1 gain of the T1 filter | 6 | 0 | 15 | 1 | | ESAT | PIT1 error limitation in soft start | 16384 | 0 | 32767 | 1 | | t <sub>on,max,PFC</sub> | PIT1 maximum on-time limit | 35 us | 15 us | 40 us | 1 / f <sub>mclk</sub> | | t <sub>on,min,PFC</sub> | PIT1 minimum on-time limit | 200 ns | 0 us | t <sub>LEB,PFC</sub> | 1 / f <sub>mclk</sub> | | t <sub>sw,max,PFC</sub> | Maximum switching period | 1 / 22 kHz | t <sub>sw,min,PFC</sub> | 1 / 20 kHz | 1 / f <sub>mclk</sub> | | t <sub>sw,min,PFC</sub> | Minimum switching period | 1 / 120 kHz | 1 / 200 kHz | t <sub>sw,max,PFC</sub> | 1 / f <sub>mclk</sub> | | N <sub>valley,max,PFC</sub> | Upper boundary for valley number | 5 | 1 | 5 | 1 | | t <sub>valley,blanking,</sub> | Blanking time for valley change | 500 us | 0 s | 1 ms | t <sub>slot</sub> | | $V_{\text{bus,set}}$ | Bus voltage setpoint | 460 V | V <sub>bus,UV</sub> | V <sub>bus,OVP1</sub> | 1/16 V | | V <sub>bus,stdy,entr,O</sub> | Bus voltage steady state entry overvoltage threshold | 472 V | V <sub>bus,set</sub> | V <sub>bus,OVP1</sub> | 1/16 V | | V <sub>bus,stdy,entr,U</sub> | Bus voltage steady state entry undervoltage threshold | 448 V | V <sub>bus,UV</sub> | V <sub>bus,set</sub> | 1/16 V | # Table 9 Parameters for Flyback Control Loop | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |------------------------|----------------------------------------------------|----------------------------------|------------------------------------------------|----------------------------------|----------------------------| | b <sub>0,DCM</sub> | b <sub>0</sub> gain of control loop in <b>DCM</b> | 5353 /<br>f <sub>mclk</sub> /256 | 0 | 8192 /<br>f <sub>mclk</sub> /256 | 1 / f <sub>mclk</sub> /256 | | b <sub>1,DCM</sub> | b <sub>1</sub> gain of control loop in <b>DCM</b> | -53 /<br>f <sub>mclk</sub> /256 | -8192 /<br>f <sub>mclk</sub> /256 | 0 | 1 / f <sub>mclk</sub> /256 | | b <sub>0,QRM1</sub> | b <sub>0</sub> gain of control loop in <b>QRM1</b> | 6060 / 65536<br>V | 0 V | 16384 /<br>65536 V | 1 / 65536 V | | b <sub>1,QRM1</sub> | b <sub>1</sub> gain of control loop in <b>QRM1</b> | -60 / 65536<br>V | -16384 /<br>65536 V | 0 V | 1 / 65536 V | | K <sub>P,CV</sub> | Proportional gain for <b>CV</b> mode | 1.9 | 1.9 0 | | 0.125 | | K <sub>D,CV</sub> | Derivative gain for <i>CV</i> mode | | 28 | 128 | 0.125 | | P <sub>out,set</sub> | Output power limit | 100 W | 0 | 150 W | 0.5 W | | I <sub>out,full</sub> | Non-dimmed output current | 2.0 A | I <sub>out,min</sub> | 3 A | 0.5 mA | | V <sub>out,set</sub> | Output voltage setpoint | 48 V | V <sub>out,UV</sub> | V <sub>out,OV</sub> | 0.125 V | | t <sub>on,max,FB</sub> | Maximum on-time limit | 15 us | $V_{CS,max,FB} / R_{CS,FB} * L_p / V_{bus,UV}$ | 25 us | 1 / f <sub>mclk</sub> | | t <sub>sw,max,FB</sub> | Maximum switching period | 1 / 20 kHz | t <sub>sw,min,FB</sub> | 1 / 16 kHz | 1 / f <sub>mclk</sub> | | t <sub>sw,min,FB</sub> | Minimum switching period | 1 / 150 kHz | 1 / 150 kHz | t <sub>sw,max,FB</sub> | 1/f <sub>mclk</sub> | | V <sub>CS,max,FB</sub> | Maximum peak current voltage | 1.09 V | V <sub>CS,min,FB</sub> | 92% * 1.214<br>V | 0.125 mV | $<sup>^{\</sup>rm 4}\,$ Maximum on-time occurs if maximum power is transferred at minimum bus voltage. # **Design Support** #### Table 9 Parameters for Flyback Control Loop (continued) | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |------------------------|------------------------------|---------|--------------------------------------------------------------------------------------------------------|------------------------|-------------| | V <sub>CS,min,FB</sub> | Minimum peak current voltage | 0.4 V | $\begin{array}{c} t_{demag,min,FB} \\ ^* N_p / N_s ^* \\ V_{out,OV} / L_p ^* \\ R_{CS,FB} \end{array}$ | V <sub>CS,max,FB</sub> | 0.125 mV | #### **Parameters for Dimming** Table 10 | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |----------------------------|--------------------------------------------------------------------------------------------------|---------|------------------|-----------------------|-------------------| | D <sub>DIM,max</sub> | <b>PWM</b> duty cycle for maximum current | 90% | 5% | 95% | 0.25% | | D <sub>DIM,min</sub> | <b>PWM</b> duty cycle for minimum current | 10% | 5% | 95% | 0.25% | | D <sub>DIM,on</sub> | <b>PWM</b> duty cycle to exit dim-to-off | 5% | 5% | 95% | 0.25% | | $D_{DIM,off}$ | <b>PWM</b> duty cycle to enter dim-to-off | 5% | 5% | 95% | 0.25% | | t <sub>blank,DIM,off</sub> | Blanking time until when the <i>PWM</i> input has to be available before dim-to-off is triggered | 1 ms | 0 ms | 10 ms | t <sub>slot</sub> | | N <sub>DIM</sub> | Integer dimming curve coefficient | 1 | 1 | 2 | 1 | | I <sub>out,min</sub> | Minimum output current | 20 mA | 20 mA | I <sub>out,full</sub> | 0.5 mA | | n_PWM_hys | PWM detection hysteresis to suppress jitter in the PWM signal | 0 | 6 | 40 | 1 | #### **Parameters for Fine Tuning** Table 11 | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |----------------------------|----------------------------------------------------------------|---------|-----------------------|------------------------|-----------------------| | K <sub>coupling</sub> | <b>FB</b> transformer coupling coefficient | 0.98 | 0.5 | 2 | 0.001 | | t <sub>LEB,FB</sub> | <b>FB</b> Current sense leading edge blanking | 200 ns | 1 / f <sub>mclk</sub> | 600 ns | 1 / f <sub>mclk</sub> | | t <sub>OCP2,FB</sub> | FB OCP2 blanking time | 250 ns | 1 / f <sub>mclk</sub> | 63 / f <sub>mclk</sub> | 1 / f <sub>mclk</sub> | | t <sub>PDC</sub> | <b>FB</b> Propagation delay compensation | 500 ns | t <sub>OCP1,FB</sub> | 2 us | 1 / f <sub>mclk</sub> | | t <sub>OCP1,FB</sub> | <b>FB</b> OCP1 spike suppression filter | 100 ns | 50 ns | 500 ns | 1 / f <sub>mclk</sub> | | t <sub>CSFB,offset</sub> | <b>FB</b> sampling offset | 200 ns | 50 ns | 500 ns | 1 / f <sub>mclk</sub> | | t <sub>sw,hysteresis</sub> | <b>FB</b> switching period hysteresis for QRM/DCM mode changes | 600 ns | 20 ns | 1000 ns | 1 / f <sub>mclk</sub> | | t <sub>rsup,FB</sub> | <b>FB</b> ZCD ringing suppression | 1.2 us | 1 / f <sub>mclk</sub> | 2 us | 1 / f <sub>mclk</sub> | | t <sub>ZCD,PD,FB</sub> | FB Delay of zero-crossing signal | 200 ns | 0 s | 1 us | 1 / f <sub>mclk</sub> | | t <sub>ZCD,PD,RE,FB</sub> | <b>FB</b> Rising edge delay of zero-crossing signal | 450 ns | 0 s | 1 us | 1 / f <sub>mclk</sub> | | t <sub>gate,on</sub> | <b>FB</b> Turn-on delay of MOSFET | 100 ns | 0 s | 1 us | 1 / f <sub>mclk</sub> | | t <sub>LEB,PFC</sub> | <b>PFC</b> On-time leading edge blanking | 200 ns | 1 / f <sub>mclk</sub> | 600 ns | 1 / f <sub>mclk</sub> | $<sup>^5\,</sup>$ The minimum peak current must ensure that $t_{demag,min,FB}$ is maintained. **Design Support** **Parameters for Fine Tuning (continued)** Table 11 | Symbol | Description | Example | Minimum<br>Value | Maximum<br>Value | Granularity | |------------------------------|--------------------------------------------------------------------|---------|------------------------------|------------------|-----------------------| | t <sub>ZCD,PD,PFC</sub> | <b>PFC</b> Delay of 0.5 V crossing to real zero-crossing signal | 42 ns | -1 us | 1 us | 1 / f <sub>mclk</sub> | | $N_{tosc,upd,PFC}$ | <b>PFC</b> AC half cycle number to take oscillation measurement | 0 | 0 | 255 | 1 | | t <sub>osc,init,PFC</sub> | <b>PFC</b> Oscillation period initialization value | 1.5 us | 0 s | 8 us | 1 / f <sub>mclk</sub> | | t <sub>osc,delay,PFC</sub> | <b>PFC</b> Delay after zero-crossing to measure oscillation period | 2 ms | 0 s | 12 ms | t <sub>slot</sub> | | k <sub>i,PFC</sub> | <b>PFC</b> THD optimization coefficient | 0.75 | 0 | 16 | 0.125 | | t <sub>src,blanking,PF</sub> | Blanking time for AC/DC source change | 12 ms | 12 ms | 30 ms | 1 ms | | t <sub>rms,reset,PFC</sub> | Reset time of RMS search | 20 ms | t <sub>src,blanking,PF</sub> | 30 ms | 1 ms | #### **List of Fixed Parameters** 4.3 This list shows the fixed parameters and their associated values – i.e. parameters whose values cannot be changed. **List of Fixed Parameters** Table 12 | Symbol | Description | Value | |---------------------------|--------------------------------------------------|----------------------------| | V <sub>CS,OCP2</sub> | Primary overcurrent protection | 1.619 V | | t <sub>demag,min,FB</sub> | FB minimum demagnetizing time | 2.0 us | | $V_{UVOFF}$ | VCC undervoltage threshold | 6.07 V | | $f_{mclk}$ | Main clock frequency | 50.0 MHz | | $t_{slot}$ | Firmware task scheduling interval | 32 us | | $V_{REF}$ | Internal reference voltage | 2.428 V | | k <sub>pktorms</sub> | Constant to convert from peak to RMS values | 0.707 (approx.<br>181/256) | | C <sub>IIR,PFC</sub> | Coefficient of the IIR LP filter for bus voltage | 4 | **Electrical Characteristics and Parameters** #### **Electrical Characteristics and Parameters** 5 All signals are measured with respect to the ground pin, GND. The voltage levels are valid provided other ratings are not violated. #### **Package Characteristics** 5.1 Table 13 **Package Characteristics** | Parameter | Symbol | Limit Values | | Unit | Remarks | |--------------------------------------|-------------------|--------------|-----|------|---------| | | | min | max | | | | Thermal resistance for PG-<br>DSO-16 | R <sub>thJA</sub> | _ | 119 | K/W | | #### **Absolute Maximum Ratings 5.2** Attention: Stresses above the values listed above may cause permanent damage to the device. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Maximum ratings are absolute ratings; exceeding only one of these values may cause irreversible damage to the integrated circuit. These values are not tested during production test. **Absolute Maximum Ratings** Table 14 | Parameter | Symbol | Limit Values | | Unit | Remarks | | |----------------------------------------|---------------------|--------------|------------------------|------|----------------------------------------------------------------------------|--| | | | min max | | | | | | Voltage externally supplied to pin VCC | V <sub>VCCEXT</sub> | -0.5 | 26 | V | voltage that can be applied<br>to pin VCC by an external<br>voltage source | | | Voltage at pin GDx | $V_{GDx}$ | -0.5 | V <sub>VCC</sub> + 0.3 | V | if gate driver is not configured for digital I/O | | | Junction temperature | TJ | -40 | 125 | °C | max. operating frequency<br>66 MHz f <sub>MCLK</sub> | | | Storage temperature | T <sub>S</sub> | -55 | 150 | °C | | | | Soldering temperature | T <sub>SOLD</sub> | _ | 260 | °C | Wave Soldering 1) | | | Latch-up capability | I <sub>LU</sub> | _ | 150 | mA | <sup>2)</sup> Pin voltages acc. to abs. max. ratings | | | ESD capability HBM | V <sub>HBM</sub> | _ | 2000 | V | 3) | | | ESD capability CDM | V <sub>CDM</sub> | _ | 500 | V | 4) | | <sup>&</sup>lt;sup>1</sup> According to JESD22-A111 Rev A. <sup>&</sup>lt;sup>2</sup> Latch-up capability according to JEDEC JESD78D, T<sub>A</sub>= 85°C. <sup>&</sup>lt;sup>3</sup> ESD-HBM according to ANSI/ESDA/JEDEC JS-001-2012. <sup>&</sup>lt;sup>4</sup> ESD-CDM according to JESD22-C101F. ## **Electrical Characteristics and Parameters** Table 14 **Absolute Maximum Ratings (continued)** | Parameter | Symbol | ibol Limit Values | | Unit | Remarks | |--------------------------------------------------------------------------------|----------------------|-------------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------| | | | min | max | | | | Input Voltage Limit | V <sub>IN</sub> | -0.5 | 3.6 | V | Voltage externally supplied to pins GPIO, MFIO, CS, ZCD, GPIO, VS, GDx (if GDx is configured as digital I/O). (If not stated different) | | Maximum permanent negative clamping current for ZCD and CS | -I <sub>CLN_DC</sub> | _ | 2.5 | mA | RMS | | Maximum transient negative clamping current for ZCD and CS | -I <sub>CLN_TR</sub> | _ | 10 | mA | pulse < 500ns | | Maximum negative transient input voltage for ZCD | -V <sub>IN_ZCD</sub> | _ | 1.5 | V | pulse < 500ns | | Maximum negative transient input voltage for CS | -V <sub>IN_CS</sub> | _ | 3.0 | V | pulse < 500ns | | Maximum permanent positive clamping current for CS | I <sub>CLP_DC</sub> | _ | 2.5 | mA | RMS | | Maximum transient positive clamping current for CS | I <sub>CLP_TR</sub> | _ | 10 | mA | pulse < 500ns | | Maximum current into pin VIN | I <sub>AC</sub> | _ | 10 | mA | for charging operation | | Maximum sum of input clamping high currents for digital input stages of device | I <sub>CLH_sum</sub> | _ | 300 | μА | limits for each individual digital input stage have to be respected | | Voltage at HV pin | V <sub>HV</sub> | -0.5 | 600 | V | | #### **Operating Conditions** 5.3 The recommended operating conditions are shown for which the DC Electrical Characteristics are valid. Table 15 **Operating Range** | Parameter | Symbol | Limit Values | | Unit | Remarks | |----------------------------------------|---------------------|--------------------|------------------------|------|------------------------------------------------------------------------------------| | | | min | max | | | | Ambient temperature | T <sub>A</sub> | -40 | 85 | °C | | | Junction Temperature | T <sub>J</sub> | -40 | 125 | °C | max. 66 MHz f <sub>MCLK</sub> | | Lower VCC limit | V <sub>VCC</sub> | V <sub>UVOFF</sub> | _ | V | device is held in reset when V <sub>VCC</sub> < V <sub>UVOFF</sub> | | Voltage externally supplied to VCC pin | V <sub>VCCEXT</sub> | _ | 24 | V | maximum voltage that can<br>be applied to pin VCC by an<br>external voltage source | | Gate driver pin voltage | $V_{GD}$ | -0.5 | V <sub>VCC</sub> + 0.3 | V | | ### **Electrical Characteristics and Parameters** # **5.4 DC Electrical Characteristics** The electrical characteristics provide the spread of values applicable within the specified supply voltage and junction temperature range, $T_J$ from -40 °C to +125 °C. Devices are tested in protection at $T_A$ = 25 °C. Values have been verified either with simulation models or by device characterization up to 125 °C. Typical values represent the median values related to $T_A$ = 25 °C. All voltages refer to GND, and the assumed supply voltage is $V_{VCC}$ = 18 V if not otherwise specified. Note: Not all values given in the tables are tested during production testing. Values not tested are explicitly marked. Attention: The Vcc pin voltage must be higher than 3.4V before the voltage of any other pins (except GND and HV pins) exceeds 1.2V. **Table 16** Power Supply Characteristics | Parameter | r Symbol Values | | Values | | | Note or Test Condition | | |-------------------------------|-----------------------|------|----------------------|------|----|------------------------------------------------------------------------------|--| | | | Min. | Тур. | Max. | | | | | VCC_ON threshold | V <sub>VCCon</sub> | _ | V <sub>SELF</sub> | _ | V | Self-powered startup (default) | | | VCC_ON_SELF threshold | V <sub>SELF</sub> | 19 | 20.5 | 22 | V | $dV_{VCC}/dt = 0.2 V/ms$ | | | VCC_ON_SELF delay | t <sub>SELF</sub> | _ | _ | 2.1 | μs | Reaction time of V <sub>VCC</sub> monitor | | | VCC_UVOFF current | I <sub>VCCUVOFF</sub> | 5 | 20 | 40 | μΑ | $V_{VCC} < V_{SELF}(min) - 0.3 V$<br>or $V_{VCC} < V_{EXT}(min) - 0.3 V^{5}$ | | | UVOFF threshold | V <sub>UVOFF</sub> | _ | 6.0 | _ | V | SYS_CFG0.SELUVTHR = 0<br>0 <sub>B</sub> | | | UVOFF threshold tolerance | $\Delta_{UVOFF}$ | _ | _ | ±5 | % | This value defines the tolerance of V <sub>UVOFF</sub> | | | UVOFF filter constant | t <sub>UVOFF</sub> | 600 | _ | _ | ns | 1V overdrive | | | UVLO (UVWAKE)<br>threshold | V <sub>UVLO</sub> | _ | V <sub>UVOFF</sub> · | _ | V | | | | UVWAKE threshold tolerance | $\Delta_{UVLO}$ | _ | _ | ±5 | % | This value defines the tolerance of V <sub>UVLO</sub> | | | UVLO (UVWAKE) filter constant | t <sub>UVLO</sub> | 0.6 | _ | 2.2 | μs | 1 V overdrive | | | OVLO (OVWAKE)<br>threshold | V <sub>OVLO</sub> | _ | V <sub>SELF</sub> | _ | V | | | | OVLO (OVWAKE) filter constant | t <sub>OVLO</sub> | 0.6 | _ | 2.4 | μs | 1 V overdrive | | <sup>&</sup>lt;sup>5</sup> Tested at $V_{VCC}$ = 5.5 V **Table 16** Power Supply Characteristics (continued) | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |-------------------------------------------------------------------------------------|-----------------------|------|--------|------------------|------------------|----------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | VDDP voltage | $V_{VDDP}$ | 3.04 | 3.20 | 3.36 | V | At PMD0/PSMD1. Some internal values refer to $V_{VDDP} / V_{VDDA}$ and $V_{VDDPPS} / V_{VDDAPS}$ respectively. | | VDDA voltage | V <sub>V</sub> DDA | 3.20 | 3.31 | 3.42 | V | At PMD0/PSMD1. Some internal values refer to $V_{VDDP} / V_{VDDA}$ and $V_{VDDPPS} / V_{VDDAPS}$ respectively. | | Nominal range 0% to 100% | V <sub>ADCVCC</sub> | 0 | _ | V <sub>REF</sub> | V | $V_{ADCVCC} = 0.09 \cdot V_{VCC}^{6}$ | | Reduced VCC range for ADC measurement | R <sub>ADCVCC</sub> | 8 | _ | 92 | % | 7)8) | | Maximum error for ADC measurement (8-bit result) | TET0 <sub>VCC</sub> | _ | _ | 3.8 | LSB <sub>8</sub> | | | Maximum error for ADC measurement (8-bit result) | TET256 <sub>VCC</sub> | _ | _ | 5.2 | LSB <sub>8</sub> | | | Gate driver current consumption excl. gate charge current | I <sub>VCCGD</sub> | _ | 0.26 | 0.35 | mA | T <sub>j</sub> ≤ 125°C | | VCC quiescent current in PMD0 | I <sub>VCCPMD0</sub> | _ | 11 | 13 | mA | All registers have reset values, clock is active at 66 MHz, CPU is stopped, T <sub>j</sub> ≤ 85 °C | | VCC quiescent current in PMD0 | I <sub>VCCPMD0</sub> | _ | _ | 14.5 | mA | All registers have reset values, clock is active at 66 MHz, CPU is stopped, T <sub>j</sub> ≤ 125 °C | | VCC quiescent current in power saving mode PSDM3 with standby logic active | I <sub>VCCPSMD3</sub> | _ | 0.25 | 0.45 | mA | T <sub>j</sub> ≤ 125 °C<br>WU_PWD_CFG = 28 <sub>H</sub> | | VCC quiescent current in<br>power saving mode<br>PSDM4 with standby<br>logic active | I <sub>VCCPSMD4</sub> | _ | 0.14 | 0.23 | mA | T <sub>j</sub> ≤ 125 °C<br>WU_PWD_CFG = 00 <sub>H</sub> | <sup>&</sup>lt;sup>6</sup> Theoretical minimum value, real minimum value is related to V<sub>UVOFF</sub> threshold. <sup>&</sup>lt;sup>7</sup> Operational values. <sup>8</sup> Note that the system is turned off if $V_{VCC} < V_{UFOFF}$ . **Table 17 Electrical Characteristics of the GDFB Pin** | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |----------------------------------------------------------------------------------------------|----------------------|------------------------|-------------------------|------------------|------|---------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Input clamping current, low | -I <sub>CLL</sub> | _ | _ | 100 | μΑ | only digital input | | Input clamping current, high | I <sub>CLH</sub> | _ | _ | 100 | μΑ | only digital input | | APD low voltage (active pull-down while device is not powered or gate driver is not enabled) | V <sub>APD</sub> | _ | _ | 1.6 | V | I <sub>GD</sub> = 5 mA | | R <sub>PPD</sub> value | R <sub>PPD</sub> | _ | 600 | _ | kΩ | Permanent pull-down resistor inside gate driver | | R <sub>PPD</sub> tolerance | $\Delta_{PPD}$ | _ | _ | ±25 | % | Permanent pull-down resistor inside gate driver | | Driver output low<br>impedance for GD0 | R <sub>GDL</sub> | _ | _ | 4.4 | Ω | $T_J \le 125 ^{\circ}\text{C}, I_{GD} = 0.1 \text{A}$ | | Nominal output high voltage in PWM mode | V <sub>GDH</sub> | _ | 10.5 | _ | V | GDx_CFG.VOL = 3,<br>I <sub>GDH</sub> = -1 mA | | Output voltage tolerance | $\Delta_{VGDH}$ | _ | _ | ±5 | % | Tolerance of programming options if V <sub>GDH</sub> > 10 V, I <sub>GDH</sub> = -1 mA | | Rail-to-rail output high voltage | V <sub>GDHRR</sub> | V <sub>VCC</sub> - 0.5 | _ | V <sub>VCC</sub> | V | If V <sub>VCC</sub> < programmed V <sub>GDH</sub> and output at high state | | Output high current in PWM mode for GD0 | -I <sub>GDH</sub> | _ | 100 | _ | mA | GDx_CFG.CUR = 8 | | Output high current tolerance in PWM mode | $\Delta_{IGDH}$ | _ | | ±15 | % | Calibrated <sup>9)</sup> | | Discharge current for GD0 | I <sub>GDDIS</sub> | 800 | _ | _ | mA | V <sub>GD</sub> = 4 V and driver at low state | | Output low reverse current | -I <sub>GDREVL</sub> | _ | _ | 100 | mA | Applies if V <sub>GD</sub> < 0 V and driver at low state | | Output high reverse<br>current in PWM mode | I <sub>GDREVH</sub> | _ | 1/6 of I <sub>GDH</sub> | _ | | Applies if $V_{GD} > V_{GDH} + 0.5 V$ (typ) and driver at high state | <sup>&</sup>lt;sup>9</sup> referred to GDx\_CFG.CUR = 16 Table 18 **Electrical Characteristics of the CSFB Pin** | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------|---------------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Input voltage operating range | V <sub>INP</sub> | -0.5 | _ | 3.0 | V | | | OCP2 comparator<br>reference voltage,<br>derived from V <sub>VDDA</sub> , given<br>values assuming<br>V <sub>VDDA</sub> = V <sub>VDDA,typ</sub> | V <sub>OCP2</sub> | _ | 1.6 | _ | V | SYS_CFG0.OCP2 = 00 <sub>B</sub> | | Threshold voltage tolerance | $\Delta_{VOCP2}$ | _ | _ | ±5 | % | Voltage divider tolerance | | Comparator propagation delay | t <sub>OCP2PD</sub> | 15 | _ | 35 | ns | | | Minimum comparator input pulse width | t <sub>OCP2PW</sub> | _ | _ | 30 | ns | | | OCP2F comparator propagation delay | t <sub>OCP2FPD</sub> | 70 | _ | 170 | ns | $dV_{CS}/dt = 100 V/\mu s$ | | Delay from V <sub>CS</sub> crossing<br>V <sub>CSOCP2</sub> to begin of GDx<br>turn-off (I <sub>GD0</sub> > 2mA) | t <sub>CSGDxOCP2</sub> | 125 | 135 | 190 | ns | dV <sub>CS</sub> /dt = 100 V/μs;<br>f <sub>MCLK</sub> = 66 MHz. GDx<br>driven by QR_GATE<br>FIL_OCP2.STABLE = 3 | | OCP1 operating range | V <sub>OCP1</sub> | 0 | _ | V <sub>REF</sub> /2 | V | RANGE =00 <sub>B</sub> | | OCP1 threshold at full<br>scale setting<br>(CS_OCP1LVL=FF <sub>H</sub> ) for<br>CS0 | V <sub>OCP1FS</sub> | 1192 | 1229 | 1266 | mV | RANGE =00 <sub>B</sub> | | Delay from V <sub>CS</sub> crossing V <sub>CSOCP1</sub> to CS_OCP1 rising edge, 1.2 V range | t <sub>CSOCP1</sub> | 90 | 170 | 250 | ns | Input signal slope dV <sub>CS</sub> /dt = 150 mV/µs. This slope represents a use case of a switch-mode power supply with minimum input voltage. | | Delay from CS_OCP1 rising edge to QR_GATE falling edge | t <sub>OCP1GATE</sub> | _ | _ | 12 | ns | STB_RET31.<br>OCP_ASM_SEL=0 | | Delay from QR_GATE falling edge to start of GDx turn-off | t <sub>GATEGDx</sub> | 1 | 3 | 5 | ns | GDx driven by QR_GATE.<br>Measured up to<br>I <sub>GDx</sub> > 2 mA | | OCP1 comparator input single pulse width filter | t <sub>OCP1PW</sub> | 60 | _ | 95 | ns | Shorter pulses than min.<br>are suppressed, longer<br>pulses than max. are<br>passed | **Electrical Characteristics of the CSFB Pin (continued)** Table 18 | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |----------------------------------------------------------------------------|------------------------|------|--------|---------------------|------|-----------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Nominal S&H operating range 0% to 100% | V <sub>CSH</sub> | 0 | _ | V <sub>REF</sub> /2 | V | CS_ICR.RANGE =00 <sub>B</sub> | | Reduced S&H operating range | RR <sub>CVSH</sub> | 8 | _ | 92 | % | CS_ICR.RANGE =00 <sub>B</sub><br>Operational values | | Maximum error of CS0<br>S&H for corrected<br>measurement (8-bit<br>result) | TET0 <sub>CS0S</sub> | _ | _ | 4.7 | LSB | CS_ICR.RANGE =00 <sub>B</sub> | | Maximum error of CS0<br>S&H for corrected<br>measurement (8-bit<br>result) | TET256 <sub>CS0S</sub> | _ | _ | 6.0 | LSB | CS_ICR.RANGE =00 <sub>B</sub> | | Nominal S&H operating range 0% to 100% | V <sub>CSH</sub> | 0 | _ | V <sub>REF</sub> /6 | V | CS_ICR.RANGE =11 <sub>B</sub> | | Reduced S&H operating range | RR <sub>CVSH</sub> | 20 | _ | 80 | % | CS_ICR.RANGE =11 <sub>B</sub><br>Operational values | | Maximum error of CS0<br>S&H for corrected<br>measurement (8-bit<br>result) | TET0 <sub>CS0S</sub> | _ | _ | 8.0 | LSB | CS_ICR.RANGE =11 <sub>B</sub> | | Maximum error of CS0<br>S&H for corrected<br>measurement (8-bit<br>result) | TET256 <sub>CS0S</sub> | _ | _ | 8.7 | LSB | CS_ICR.RANGE =11 <sub>B</sub> | | S&H delay of input buffer | t <sub>CSHST</sub> | _ | _ | 510 | ns | Referring to jump in input voltage. Limits the minimum gate driver Toltime. | Table 19 **Electrical Characteristics of the ZCD Pin** | Parameter | Symbol | | Values | | | <b>Note or Test Condition</b> | |-------------------------------|--------------------|------|--------|------|----|-------------------------------| | | | Min. | Тур. | Max. | | | | Input voltage operating range | V <sub>INP</sub> | -0.5 | _ | 3.3 | V | | | Input clamping current, high | I <sub>CLH</sub> | _ | _ | 100 | μΑ | | | Zero-crossing threshold | V <sub>ZCTHR</sub> | 15 | 40 | 70 | mV | | | Comparator propagation delay | t <sub>ZCPD</sub> | 30 | 50 | 70 | ns | $dV_{ZCD}/dt = 4 V/\mu s$ | **Table 19 Electrical Characteristics of the ZCD Pin (continued)** | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |------------------------------------------------------------------------------------|------------------------|---------------------|--------|------------------------|------------------|------------------------------------------------| | | | Min. | Тур. | Max. | | | | Input voltage negative clamping level | -V <sub>INPCLN</sub> | 140 | 180 | 220 | mV | Analog clamp activated | | Nominal I/V-conversion<br>operating range 0% to<br>100% | -I <sub>IV</sub> | 0 | _ | 4 | mA | CRNG =00 <sub>B</sub> Gain = 600<br>mV/mA | | Reduced I/V-conversion operating range | RR <sub>IV</sub> | 5 | _ | 80 | % | | | Maximum error for corrected ADC measurement (8-bit result) | TETO <sub>IV</sub> | _ | _ | 4.1 | LSB <sub>8</sub> | CRNG =00 <sub>B</sub> | | Maximum error for<br>corrected ADC<br>measurement (8-bit<br>result) | TET256 <sub>IV</sub> | _ | _ | 9.7 | LSB <sub>8</sub> | CRNG =00 <sub>B</sub> | | Maximum deviation<br>between ZCD clamp<br>voltage and trim result<br>stored in OTP | E <sub>ZCDClp</sub> | _ | _ | ±5 | % | -I <sub>IV</sub> > 0.25 mA | | IV-conversion delay of input buffer | t <sub>IVST</sub> | _ | _ | 900 | ns | Refers to jump in input current <sup>10)</sup> | | Nominal S&H input<br>voltage range 0% to<br>100% | V <sub>ZSH</sub> | 0 | _ | 2/3·V <sub>REF</sub> | V | SHRNG =0 <sub>B</sub> | | Nominal S&H input<br>voltage range 0% to<br>100% | V <sub>ZSH</sub> | V <sub>REF</sub> /2 | _ | 7/6 · V <sub>REF</sub> | V | SHRNG =1 <sub>B</sub> | | Reduced S&H input<br>voltage range | RR <sub>ZVSH</sub> | 4 | _ | 95 | % | | | Maximum error for<br>corrected ADC<br>measurement (8-bit<br>result) | TETO <sub>ZVS0</sub> | _ | _ | 3.7 | LSB <sub>8</sub> | SHRNG =0 <sub>B</sub> | | Maximum error for corrected ADC measurement (8-bit result) | TET256 <sub>ZVS0</sub> | _ | _ | 4.9 | LSB <sub>8</sub> | SHRNG =0 <sub>B</sub> | $<sup>^{10}\,</sup>$ Limits the minimum gate driver $\rm T_{on}$ time. # **Electrical Characteristics and Parameters** **Electrical Characteristics of the ZCD Pin (continued)** Table 19 | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |--------------------------------------------------------------|------------------------|------|--------|------|------------------|-----------------------------------------------| | | | Min. | Тур. | Max. | | | | Maximum error for corrected ADC measurement (8-bit result) | TET0 <sub>ZVS1</sub> | _ | _ | 4.2 | LSB <sub>8</sub> | SHRNG =1 <sub>B</sub> | | Maximum error for corrected ADC measurement (8-bit result) | TET256 <sub>ZVS1</sub> | _ | _ | 5.8 | LSB <sub>8</sub> | SHRNG =1 <sub>B</sub> | | S&H delay of input buffer referring to jump of input voltage | t <sub>ZSHST</sub> | _ | _ | 1.0 | μs | SHRNG =0 <sub>B</sub> T <sub>j</sub> ≤ 125 °C | | S&H delay of input buffer referring to jump of input voltage | t <sub>ZSHST</sub> | _ | _ | 1.6 | μs | SHRNG =1 <sub>B</sub> T <sub>j</sub> ≤ 125 °C | #### **Electrical Characteristics of the VS Pin** Table 20 | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |--------------------------------------------------------|----------------------|----------------------|--------|----------------------|------------------|------------------------| | | | Min. | Тур. | Max. | | | | Nominal measurement range 0% to 100% | V <sub>VS</sub> | 0 | _ | V <sub>REF</sub> | V | Gain 1, no offset | | Nominal measurement range 0% to 100% | V <sub>VS</sub> | 5/6·V <sub>REF</sub> | _ | 7/6·V <sub>REF</sub> | V | Gain 3, with offset | | Reduced operating range | RR <sub>VVS</sub> | 5 | _ | 95 | % | Gain 1, no offset | | Reduced operating range | RR <sub>VVS</sub> | 10 | _ | 90 | % | Gain 3, with offset | | Maximum error for corrected measurement (8-bit result) | TETO <sub>VS</sub> | _ | _ | 4.1 | LSB <sub>8</sub> | Range 1, no offset | | Maximum error for corrected measurement (8-bit result) | TET256 <sub>VS</sub> | _ | _ | 5.6 | LSB <sub>8</sub> | Range 1, no offset | | Maximum error for corrected measurement (8-bit result) | TETO <sub>VS</sub> | _ | _ | 12.0 | LSB <sub>8</sub> | Range 2, with offset | | Maximum error for corrected measurement (8-bit result) | TET256 <sub>VS</sub> | _ | _ | 12.9 | LSB <sub>8</sub> | Range 2, with offset | | Overvoltage comparator threshold | THR <sub>OV</sub> | 2.70 | 2.8 | 2.90 | V | | | Overvoltage comparator propagation delay | t <sub>PDOV</sub> | _ | _ | 300 | μs | Step at input | Table 21 Electrical Characteristics of the HV Pin | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |-------------------------------------------------------------------------------------------------------------|----------------------|------|--------|------|------------------|-----------------------------------------------------| | | | Min. | Тур. | Max. | | | | Leakage current at HV<br>pin | I <sub>HVleak</sub> | _ | _ | 10 | μΑ | V <sub>HV</sub> = 600 V HV startup<br>cell disabled | | Nominal current for<br>measurement path 0% to<br>100% | I <sub>MEAS</sub> | 0 | _ | 4.8 | mA | CURRNG = 10 <sub>B</sub> | | Reduced measurement range for current path | RR <sub>IMEAS</sub> | 5 | _ | 80 | % | CURRNG = 10 <sub>B</sub> .<br>Operational values. | | Maximum error for corrected ADC measurement (8-bit result, temperature gain correction applied) | TET0 <sub>DP</sub> | _ | _ | 3.7 | LSB <sub>8</sub> | CURRNG = 10 <sub>B</sub> | | Maximum error for<br>corrected ADC<br>measurement (8-bit<br>result, temperature gain<br>correction applied) | TET256 <sub>DP</sub> | _ | _ | 7.9 | LSB <sub>8</sub> | CURRNG = 10 <sub>B</sub> | | Comparator threshold (in<br>% of full range of I <sub>MEAS</sub> ) | THR <sub>COMP</sub> | 15 | 20 | 25 | % | COMPTHR= 00 <sub>B</sub> | | Comparator threshold (in<br>% of full range of I <sub>MEAS</sub> ) | THR <sub>COMP</sub> | 25 | 30 | 35 | % | COMPTHR= 01 <sub>B</sub> | | Comparator threshold (in<br>% of full range of I <sub>MEAS</sub> ) | THR <sub>COMP</sub> | 35 | 40 | 45 | % | COMPTHR= 10 <sub>B</sub> | | Comparator threshold (in<br>% of full range of I <sub>MEAS</sub> ) | THR <sub>COMP</sub> | 45 | 50 | 55 | % | COMPTHR= 11 <sub>B</sub> | Table 22 Electrical Characteristics of the PWM Pin | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |---------------------------------------------------|--------------------|--------|------|------|------|----------------------------------| | | | Min. | Тур. | Max. | | | | Input capacitance | C <sub>INPUT</sub> | _ | _ | 10 | pF | | | Input low voltage | V <sub>IL</sub> | _ | _ | 1.0 | V | | | Input high voltage | V <sub>IH</sub> | 2.0 | _ | _ | V | | | Input leakage current, no pull device | I <sub>LK</sub> | -5 | _ | +1 | μΑ | V <sub>MFIO</sub> = 0 V / 3 V | | Input low current with active weak pull-up WPU | -I <sub>LPU</sub> | 30 | _ | 90 | μΑ | Measured at max. V <sub>IL</sub> | | Input high current with active weak pull-down WPD | I <sub>HPD</sub> | 90 | _ | 300 | μΑ | Measured at min. V <sub>IH</sub> | # **Electrical Characteristics and Parameters** Table 22 Electrical Characteristics of the PWM Pin (continued) | Parameter | Symbol | | Values | | | Note or Test Condition | |----------------------------|--------------------|------|--------|------|-----|------------------------| | | | Min. | Тур. | Max. | | | | Max. input frequency | f <sub>INPUT</sub> | 15 | _ | _ | MHz | | | Pull-up resistor value | R <sub>PU</sub> | _ | 2.25 | _ | kΩ | RPU=1111 <sub>B</sub> | | Pull-up resistor tolerance | $\Delta_{RPU}$ | _ | _ | ±20 | % | Overall tolerance | | PWM input frequency | f <sub>PWM</sub> | 500 | _ | 2000 | Hz | | | PWM duty cycle | D <sub>PWM</sub> | 5 | _ | 95 | % | | ## Table 23 Electrical Characteristics of the TEMP Pin | Parameter | Symbol | Values | | | Unit | <b>Note or Test Condition</b> | |--------------------------------------------------------|------------------------|--------|-------------------------|------------------|------------------|--------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | MFIO reference voltage | V <sub>MFIOREF</sub> | _ | V <sub>REF</sub> | _ | V | Selection = V <sub>REF</sub> | | Nominal range 0% to<br>100% | V <sub>MFIO</sub> | 0 | _ | V <sub>REF</sub> | V | Gain = 1 | | Reduced operating range | RR <sub>VMFIO</sub> | 4 | _ | 96 | % | Gain = 1. Operational values. | | Maximum error for corrected measurement (8-bit result) | TETO <sub>MFIO</sub> | _ | _ | 4.0 | LSB <sub>8</sub> | Gain = 1 | | Maximum error for corrected measurement (8-bit result) | TET256 <sub>MFI0</sub> | _ | _ | 4.8 | LSB <sub>8</sub> | Gain = 1 | | Offset calibration voltage | V <sub>CAL</sub> | _ | V <sub>MFIOREF</sub> /8 | _ | V | | | Offset calibration voltage absolute tolerance | $\Delta_{VCAL}$ | _ | _ | ±3 | LSB | Ref. to V <sub>MFIOREF</sub> =V <sub>REF</sub> ,<br>Gain = 1 | | Offset calibration voltage variation over temperature | $\Delta_{VCAL\_TMP}$ | _ | _ | ±1 | LSB | Ref. to V <sub>MFIOREF</sub> =V <sub>REF</sub> ,<br>Gain = 1 | | Pull-up resistor value | R <sub>PU</sub> | _ | 11 | _ | kΩ | RPU=0110 <sub>B</sub> | | Pull-up resistor tolerance | $\Delta_{RPU}$ | _ | _ | ±20 | % | Overall tolerance | # Table 24 Electrical Characteristics of the CSPFC Pin | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |-------------------------------|-------------------|--------|------|---------------------|------|------------------------| | | | Min. | Тур. | Max. | | | | Input voltage operating range | V <sub>INP</sub> | -0.5 | _ | 3.0 | V | | | OCP1 operating range | V <sub>OCP1</sub> | 0 | _ | V <sub>REF</sub> /2 | V | RANGE =00 <sub>B</sub> | **Table 24 Electrical Characteristics of the CSPFC Pin (continued)** | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |-------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|--------|---------------------|------|-----------------------------------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | OCP2 comparator<br>reference voltage,<br>derived from V <sub>VDDA</sub> , given<br>values assuming<br>V <sub>VDDA</sub> = V <sub>VDDA,typ</sub> | V <sub>OCP2</sub> | _ | 1.6 | _ | V | SYS_CFG0.OCP2 = 00 <sub>B</sub> | | Threshold voltage tolerance | $\Delta_{VOCP2}$ | _ | _ | ±5 | % | Voltage divider tolerance | | Comparator propagation delay | t <sub>OCP2PD</sub> | 15 | _ | 35 | ns | | | Minimum comparator input pulse width | t <sub>OCP2PW</sub> | _ | _ | 30 | ns | | | OCP2F comparator propagation delay | t <sub>OCP2FPD</sub> | 70 | _ | 170 | ns | $dV_{CS}/dt = 100 V/\mu s$ | | Delay from $V_{CS}$ crossing $V_{CSOCP2}$ to begin of GDx turn-off ( $I_{GD0} > 2mA$ ) | t <sub>CSGDxOCP2</sub> | 125 | 135 | 190 | ns | dV <sub>CS</sub> /dt = 100 V/μs;<br>f <sub>MCLK</sub> = 66 MHz. GDx<br>driven by QR_GATE<br>FIL_OCP2.STABLE = 3 | | Nominal S&H operating range 0% to 100% | V <sub>CSH</sub> | 0 | _ | V <sub>REF</sub> /2 | V | CS_ICR.RANGE =00 <sub>B</sub> | | Reduced S&H operating range | RR <sub>CVSH</sub> | 4 | _ | 90 | % | Operational values | | Hysteretic comparator threshold | THR <sub>HYS</sub> | _ | 0.54 | _ | V | 1 → 0 transition | | Hysteretic comparator threshold | THR <sub>HYS</sub> | _ | 1.53 | _ | V | 0 → 1 transition | | Hysteretic comparator threshold tolerance | $\Delta_{THRHYS}$ | _ | _ | ±120 | mV | | | Hysteretic comparator propagation delay | t <sub>PDHYS</sub> | _ | 90 | _ | ns | Rising edge | | Hysteretic comparator propagation delay | t <sub>PDHYS</sub> | _ | 40 | _ | ns | Falling edge | | Hysteretic comparator minimum input pulse width | t <sub>PWHYS</sub> | _ | _ | 300 | ns | | Table 25 Electrical Characteristics of the UART Pin | Parameter | Symbol | | Values | | | Note or Test Condition | |----------------------------------------------------------------------------------------------|---------------------|------|--------|--------|------|--------------------------------------------| | | | Min. | Тур. | Max. | | | | Input clamping current, low | -I <sub>CLL</sub> | _ | _ | 100 | μΑ | only digital input | | Input clamping current, high | I <sub>CLH</sub> | _ | _ | 100 | μΑ | only digital input | | APD low voltage (active pull-down while device is not powered or gate driver is not enabled) | V <sub>APD</sub> | _ | _ | 1.6 | V | I <sub>GD</sub> = 5 mA | | Input capacitance | C <sub>INPUT</sub> | _ | _ | 25 | pF | | | Input low voltage | V <sub>IL</sub> | _ | _ | 1.0 | V | | | Input high voltage | V <sub>IH</sub> | 2.1 | _ | _ | V | | | Input low current with active weak pull-up WPU | -I <sub>LPU</sub> | 30 | _ | 90 | μΑ | Measured at max. V <sub>IL</sub> | | Max. input frequency | f <sub>INPUT</sub> | 15 | _ | _ | MHz | | | Output low voltage | V <sub>OL</sub> | _ | _ | 0.8 | V | I <sub>OL</sub> = 2 mA | | Output high voltage | V <sub>OH</sub> | 2.4 | _ | _ | V | I <sub>OH</sub> = -2 mA | | Output sink current | I <sub>OL</sub> | _ | _ | 2 | mA | | | Output source current | -I <sub>OH</sub> | _ | _ | 2 | mA | | | Output rise time $(0 \rightarrow 1)$ | t <sub>RISE</sub> | _ | _ | 50 | ns | 20 pF load, push/pull output | | Output fall time $(1 \rightarrow 0)$ | t <sub>FALL</sub> | _ | _ | 50 | ns | 20 pF load, push/pull or open-drain output | | Max. output switching frequency | f <sub>SWITCH</sub> | 10 | _ | _ | MHz | | | UART baudrate | f <sub>UART</sub> | 9600 | | 105000 | baud | | Table 26 Electrical Characteristics of the GDPFC Pin | Parameter | Symbol | | Values | | | <b>Note or Test Condition</b> | |----------------------------------------------------------------------------------------------|-------------------|------|--------|------|----|-------------------------------| | | | Min. | Тур. | Max. | | | | Input clamping current, low | -I <sub>CLL</sub> | _ | _ | 100 | μΑ | only digital input | | Input clamping current, high | I <sub>CLH</sub> | _ | _ | 100 | μΑ | only digital input | | APD low voltage (active pull-down while device is not powered or gate driver is not enabled) | V <sub>APD</sub> | _ | _ | 1.6 | V | I <sub>GD</sub> = 5 mA | ## **Electrical Characteristics and Parameters** **Table 26** Electrical Characteristics of the GDPFC Pin (continued) | Parameter | Symbol | | Values | | Unit | Note or Test Condition | |--------------------------------------------|----------------------|------------------------|-------------------------|------------------|------|---------------------------------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | R <sub>PPD</sub> value | R <sub>PPD</sub> | _ | 600 | _ | kΩ | Permanent pull-down resistor inside gate driver | | R <sub>PPD</sub> tolerance | $\Delta_{PPD}$ | _ | _ | ±25 | % | Permanent pull-down resistor inside gate driver | | Driver output low impedance for GD1/2 | R <sub>GDL</sub> | _ | _ | 7.0 | Ω | $T_J \le 125 ^{\circ}\text{C}, I_{GD} = 0.1 \text{A}$ | | Nominal output high<br>voltage in PWM mode | $V_{GDH}$ | _ | 10.5 | _ | V | GDx_CFG.VOL = 3,<br>I <sub>GDH</sub> = -1 mA | | Output voltage tolerance | $\Delta_{VGDH}$ | - | _ | ±5 | % | Tolerance of programming options if $V_{GDH} > 10 \text{ V}, I_{GDH} = -1 \text{ mA}$ | | Rail-to-rail output high<br>voltage | V <sub>GDHRR</sub> | V <sub>VCC</sub> - 0.5 | _ | V <sub>VCC</sub> | V | If V <sub>VCC</sub> < programmed<br>V <sub>GDH</sub> and output at high<br>state | | Output high current in PWM mode for GD1/2 | -I <sub>GDH</sub> | _ | 104 | _ | mA | GDx_CFG.CUR = 24 | | Output high current tolerance in PWM mode | $\Delta_{IGDH}$ | _ | | ±15 | % | Calibrated 11) | | Discharge current for GD1/2 | I <sub>GDDIS</sub> | 500 | _ | _ | mA | V <sub>GD</sub> = 4 V and driver at low state | | Output low reverse current | -I <sub>GDREVL</sub> | _ | _ | 100 | mA | Applies if V <sub>GD</sub> < 0 V and driver at low state | | Output high reverse current in PWM mode | I <sub>GDREVH</sub> | _ | 1/6 of I <sub>GDH</sub> | _ | | Applies if $V_{GD} > V_{GDH} + 0.5 V$ (typ) and driver at high state | # Table 27 Electrical Characteristics of the A/D Converter | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |------------------------|--------|--------|------|------|------------------|------------------------| | | | Min. | Тур. | Max. | | | | Integral non-linearity | INL | _ | _ | 1 | LSB <sub>8</sub> | 12) | <sup>11</sup> referred to GDx\_CFG.CUR = 16 <sup>&</sup>lt;sup>12</sup> ADC capability measured via channel MFIO without errors due to switching of neighbouring pins, e.g. gate drivers, measured with STC = 5. MFIO buffer non-linearity masked out by taking ADC output values ≥ 30 only. ## **Electrical Characteristics and Parameters** Table 28 Electrical Characteristics of the Reference Voltage | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |------------------------|------------------|--------|-------|------|------|--------------------------------------------| | | | Min. | Тур. | Max. | | | | Reference voltage | V <sub>REF</sub> | _ | 2.428 | _ | V | | | VREF overall tolerance | $\Delta_{VREF}$ | _ | _ | ±1.5 | % | Trimmed, T <sub>j</sub> ≤ 125 °C and aging | # Table 29 Electrical Characteristics of the OTP Programming | Parameter | Symbol | Values | | | | Note or Test Condition | |-----------------------------------------------------------------------------------------|-----------------|--------|------|------------------|----|-----------------------------------| | | | Min. | Тур. | Max. | | | | OTP programming voltage at the VCC pin for range C000 <sub>H</sub> to CFFF <sub>H</sub> | V <sub>PP</sub> | 7.35 | 7.5 | 7.65 | V | Operational values | | OTP programming voltage at the VCC pin for range D000 <sub>H</sub> to DFFF <sub>H</sub> | V <sub>PP</sub> | 9.0 | _ | V <sub>VCC</sub> | V | Operational values | | OTP programming current | I <sub>PP</sub> | _ | 1.6 | _ | mA | Programming of 4 bits in parallel | ## **Table 30** Electrical Characteristics of the Clock Oscillators | Parameter | Symbol | | Values | Unit | Note or Test Condition | | |-------------------------------------------------------------------------------|---------------------|------|--------|------|------------------------|------------------------------------------------------------| | | | Min. | Тур. | Max. | | | | Master clock oscillation period including all variations | t <sub>MCLK</sub> | 19.2 | 20.0 | 21.1 | ns | In reference to 50 MHz f <sub>MCLK</sub> | | Main clock oscillator<br>frequency variation of<br>stored DPARAM<br>frequency | Δ <sub>MCLK</sub> | -3.2 | _ | +2.0 | % | Temperature drift and aging only, 50 MHz f <sub>MCLK</sub> | | Standby clock oscillator frequency | f <sub>STBCLK</sub> | 96 | 100 | 104 | kHz | Trimming tolerance at T <sub>A</sub> = 25 °C | | Standby clock oscillator frequency | f <sub>STBCLK</sub> | 90 | 100 | 110 | kHz | Overall tolerance | ## Table 31 Electrical Characteristics of the Temperature Sensor | Parameter | Symbol | Values | | | Unit | Note or Test Condition | |-----------------------------------------------|---------------------|--------|------|------|------|----------------------------------------------| | | | Min. | Тур. | Max. | | | | Temperature sensor ADC output operating range | ADC <sub>TEMP</sub> | 0 | _ | 190 | LSB | ADC <sub>TEMP</sub> = 40 + temperature / °C) | | Temperature sensor tolerance | $\Delta_{TEMP}$ | _ | _ | ±6 | K | Incl. ADC conversion accuracy at 3 σ | **Package Dimensions** #### **Package Dimensions** 6 The package dimensions of PG-DSO-16 are provided. Figure 29 Package Dimensions for PG-DSO-16 Note: Dimensions in mm. Note: You can find all of our packages, packing types and other package information on our Infineon Internet page "Products": http://www.infineon.com/products. # XDPL8220 Digital PFC+Flyback Controller IC ## **XDP<sup>™</sup> Digital Power** # infineon #### References ## 7 References - 1. Infineon Technologies AG: XDPL8220 Reference Board Test Report - 2. Infineon Technologies AG: .dp Interface Gen2: Can be ordered at http://ehitex.com/programmer/486/.dp-interface-board-gen2 - **3.** Infineon Technologies AG: .dp Vision User Manual - **4.** Infineon Technologies AG: .dp Interface Gen2 User Manual - 5. Infineon Technologies AG: XDPL8220 Design Guide - 6. Infineon Technologies AG: XDPL8220 Programming Manual # **Abbreviations** #### AC Alternating Current (AC) An Alternating Current is a form of power supply in which the flow of electric charge periodically reverses direction. #### **ADC** Analog-to-Digital Converter (ADC) An analog-to-digital converter is a device that converts a continuous physical quantity (usually voltage) to a digital number that represents the quantity's amplitude. #### **BOM** Bill of Materials (BOM) A bill of materials is a list of the raw materials, sub-assemblies, intermediate assemblies, sub-components, parts and the quantities of each needed to manufacture an end product. ### CC Constant Current (CC) Constant Current is a mode of a power supply in which the output current is kept constant regardless of the load. #### **CCM** Continuous Conduction Mode (CCM) Continuous Conduction Mode is an operational mode of a switching power supply in which the current is continuously flowing and does not return to zero. ### **CRC** Cyclic Redundancy Check (CRC) A cyclic redundancy check is an error-detecting code commonly used to detect accidental changes to raw data. # CV Constant Voltage (CV) Constant Voltage is a mode of a power supply in which the output voltage is kept constant regardless of the load. ### DAC Digital-to-Analog Converter (DAC) A digital-to-analog converter is a device that converts digital data into an analog signal (typically voltage). #### DC Direct Current (DC) A Direct Current is a form of power supply in which the flow of electric charge is only into one direction. # **XDPL8220 Digital PFC+Flyback Controller IC** ## XDP™ Digital Power #### **Abbreviations** #### **DCM** Discontinuous Conduction Mode (DCM) Discontinuous Conduction Mode is an operational mode of a switching power supply in which the current starts and returns to zero. #### **ECG** Electronic Control Gear (ECG) An electronic control gear is a power supply which provides one or more light module(s) with the appropriate voltage or current. #### FB Flyback (FB) A flyback converter is a power converter with the inductor split to form a transformer, so that the voltage ratios are multiplied with an additional advantage of galvanic isolation between the input and any outputs. #### **FW** Firmware (FW) A proprietary software exploiting a set of functions. #### GUI Graphic User Interface (GUI) A graphical user interface is a type of interface that allows users to interact with electronic devices through graphical icons and visual indicators. #### HW Hardware (HW) The collection of physical elements that comprise a computer system. #### IC Integrated Circuit (IC) A miniaturized electronic circuit that has been manufactured in the surface of a thin substrate of semiconductor material. An IC may also be referred to as micro-circuit, microchip, silicon chip, or chip. #### **IIR** Infinite Impulse Response (IIR) Infinite impulse response is a property applying to many linear time-invariant systems. Common examples of linear time-invariant systems are most electronic and digital filters. Systems with this property have an impulse response which does not become exactly zero past a certain point, but continues indefinitely. #### LED *Light Emitting Diode (LED)* A light-emitting diode is a two-lead semiconductor light source which emits light when activated. ### LP Limited Power (LP) Limited Power is a mode of a power supply in which the output power is limited regardless of the load. ## NTC Negative Temperature Coefficient Thermistor (NTC) A negative temperature coefficient thermistor is a type of resistor whose resistance declines over temperature. #### OCP1 Overcurrent Protection Level 1 (OCP1) The Overcurrent Protection Level 1 is limiting the current in a switched-mode power supply to limit the power delivered to the output of the power supply. # XDPL8220 Digital PFC+Flyback Controller IC ## XDP™ Digital Power #### **Abbreviations** #### OCP2 Overcurrent Protection Level 2 (OCP2) The Overcurrent Protection Level 2 is protecting the current in a switched-mode power supply from exceeding a maximum threshold. #### **OTP** One Time Programmable Memory (OTP) A One-Time Programmable memory is a form of memory to which data can be written once. After writing, the data is stored permanently and cannot be further changed. #### PF Power Factor (PF) Power factor is the ratio between the real power and the apparent power. #### **PFC** Power Factor Correction (PFC) Power factor correction increases the power factor of an AC power circuit closer to 1 which corresponds to minimizing the reactive power of the power circuit. #### **PSR** Primary Side Regulated (PSR) A Primary Side Regulated power supply is controlling its operation based on a property sensed on primary side of an isolated power supply. #### **PWM** Pulse Width Modulation (PWM) Pulse-width modulation is a technique to encode an analog value into the duty cycle of a pulsing signal with arbitrary amplitude. ### **ORM** Quasi-Resonant Mode (QRM) Quasi-Resonant Mode is an operating mode of a switched-mode power supply which maximizes efficiency. This is achieved by only switching at preferred times when switching losses are low. ### QRM1 Quasi-Resonant Mode, switching in valley 1 (QRM1) Quasi-Resonant Mode is an operating mode of a switched-mode power supply which maximizes efficiency. This is achieved by switching at the occurrence of the first valley of a signal which corresponds to a time when switching losses are low. ### **QRMn** Quasi-Resonant Mode, switching in valley n (QRMn) Quasi-Resonant Mode is an operating mode of a switched-mode power supply which maximizes efficiency. This is achieved by switching at the occurence of an nth valley of a signal which corresponds to a time when switching losses are low. #### **RAM** Random Access Memory (RAM) Random-access memory is a form of computer data storage which allows data items to be read and written regardless of the order in which data items are accessed. #### **THD** Total Harmonic Distortion (THD) The total harmonic distortion of a signal is a measurement of the harmonic distortion present and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency. ## **Revision History** #### **UART** Universal Asynchronous Receiver Transmitter (UART) A universal asynchronous receiver transmitter is used for serial communications over a peripheral device serial port by translating data between parallel and serial forms. ### **USB** Universal Serial Bus (USB) Universal Serial Bus is an industry standard that defines cables, connectors and communications protocols used in a bus for connection, communication, and power supply between computers and electronic devices. ### **UVLO** Undervoltage Lockout (UVLO) The Undervoltage-Lockout is an electronic circuit used to turn off the power of an electronic device in the event of the voltage dropping below the operational value. # **Revision History** Major changes since previous revision | Revision History | | | | | | | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | Revision | Description | | | | | | | | 1.0 | <ul> <li>Added the attention that the Vcc must be higher than 3.4V before any other pins<br/>exceeds 1.2V</li> </ul> | | | | | | | | 0.7 | Added a description of the input filter for the PWM sensing | | | | | | | | 0.6 | <ul> <li>Corrected for English language</li> <li>Minor update of the PFC and FB content</li> <li>Updated electrical characteristics</li> </ul> | | | | | | | #### **Trademarks of Infineon Technologies AG** μΗVIC", μΙΡΜ", μΡΓC", AU-ConvertIR", AURIX", C166", CanPAK", CIPOS", CIPURSE", CoolDP", CoolGaN", COOLIR", CoolMOS", CoolSiC", DAVE", DI-POL", DirectFET", DrBlade", EasyPIM", EconoBRIDGE", EconoDUAL", EconoPACK", EconoPIM", EiceDRIVER", eupec", FCOS", GaNpowiR", HEXFET", HITFET", HybridPACK", iMOTION", IRAM", ISOFACE", ISoPACK", LEDrivIR", LITIX", MIPAQ", ModSTACK", my-d", NovalithIC", OPTIGA", OptiMOS", ORIGA", PowlRaudio", PowlRstage", PrimePACK", PrimeSTACK", PROFET", PRO-SIL", RASIC", REAL3", SmartLEWIS", SOLID FLASH", SPOC", StrongIRFET", SupIRBuck", TEMPFET", TRENCHSTOP", TriCore", UHVIC", XHP", XMC". Trademarks Update 2015-12-22 #### **Other Trademarks** All referenced product or service names and trademarks are the property of their respective owners. Edition 2016-11-4 Published by Infineon Technologies AG 81726 Munich, Germany © 2016 Infineon Technologies AG All Rights Reserved. Do you have a question about any aspect of this document? Email: erratum@infineon.com Document reference IFX-sch1429523754663 ### IMPORTANT NOTICE The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie"). With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party. In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications. The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. ### WARNINGS Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies office. Except as otherwise explicitly approved by Infineon Technologies in a written document signed by authorized representatives of Infineon Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof can reasonably be expected to result in personal injury