# Octal, 14-Bit, 65 MSPS, Serial LVDS, 1.8 V Analog-to-Digital Converter Data Sheet AD9257-EP #### **FEATURES** Low power: 55 mW per channel at 65 MSPS with scalable power options SNR = 75.5 dB (to Nyquist) SFDR = 91 dBc (to Nyquist) DNL = $\pm 0.6$ LSB (typical), INL = $\pm 1.1$ LSB (typical) Serial LVDS (ANSI-644, default) Low power, reduced signal option (similar to IEEE 1596.3) Data and frame clock outputs 650 MHz full power analog bandwidth 2 V p-p input voltage range 1.8 V supply operation Serial port control Full chip and individual channel power-down modes Flexible bit orientation Built-in and custom digital test pattern generation Programmable clock and data alignment **Programmable output resolution** Standby mode #### **ENHANCED PRODUCT FEATURES** Supports defense and aerospace applications (AQEC standard) Military temperature range (-55°C to +125°C) Controlled manufacturing baseline Qualification data available on request #### **APPLICATIONS** Medical imaging and nondestructive ultrasound Portable ultrasound and digital beam forming systems Quadrature radio receivers Diversity radio receivers Optical networking Test equipment #### **GENERAL DESCRIPTION** The AD9257-EP is an octal, 14-bit, 65 MSPS analog-to-digital converter (ADC) with an on-chip sample-and-hold circuit designed for low cost, low power, small size, and ease of use. The product operates at a conversion rate of up to 65 MSPS and is optimized for outstanding dynamic performance and low power in applications where a small package size is critical. The ADC requires a single 1.8 V power supply and LVPECL-/CMOS-/LVDS-compatible sample rate clock for full performance operation. No external reference or driver components are required for many applications. The ADC automatically multiplies the sample rate clock for the appropriate LVDS serial data rate. A data clock output (DCO) for capturing data on the output and a frame clock output (FCO) for signaling a new output byte are provided. Individual channel Rev. A Document Feedback Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners. power-down is supported and typically consumes 1 mW when all channels are disabled. The ADC contains several features designed to maximize flexibility and minimize system cost, such as programmable clock and data alignment and programmable digital test pattern generation. The available digital test patterns include built-in deterministic and pseudorandom patterns, along with custom user defined test patterns entered via the serial port interface (SPI). The AD9257-EP is available in an RoHS-compliant, 64-lead LFCSP. It is specified over the -55°C to +125°C temperature. This product is protected by a U.S. patent. Additional application and technical information can be found in the AD9257 data sheet. #### **PRODUCT HIGHLIGHTS** - Small Footprint. Eight ADCs are contained in a small, space-saving package. - 2. Low Power of 55 mW/Channel at 65 MSPS with Scalable Power Options. - Ease of Use. A DCO is provided that operates at frequencies of up to 455 MHz and supports double data rate (DDR) operation. - 4. User Flexibility. The SPI control offers a wide range of flexible features to meet specific system requirements. - 5. Pin Compatible with the AD9637 (12-Bit Octal ADC). ## **TABLE OF CONTENTS** 2/15—Revision 0: Initial Version | Features | 1 | |---------------------------|----| | Enhanced Product Features | 1 | | Applications | 1 | | General Description | 1 | | Functional Block Diagram | 1 | | Product Highlights | 1 | | Revision History | 1 | | Specifications | 3 | | DC Specifications | 3 | | AC Specifications | 4 | | Digital Specifications | 5 | | REVISION HISTORY | | | 6/15—Rev. 0 to Rev. A | | | Changes to Table 2 | | | Changes to Table 3 | 5 | | Changes to Table 6 | 9 | | Changes to Figure 6 | 10 | | Switching Specifications | 6 | |---------------------------------------------|------| | Timing Specifications | 6 | | Absolute Maximum Ratings | 9 | | Thermal Characteristics | 9 | | ESD Caution | 9 | | Pin Configuration and Function Descriptions | . 10 | | Typical Performance Characteristics | . 12 | | Outline Dimensions | . 13 | | Ordering Guide | . 13 | ## **SPECIFICATIONS DC SPECIFICATIONS** AVDD = 1.8 V, DRVDD = 1.8 V, 2 V p-p differential input, 1.0 V internal reference, AIN = -1.0 dBFS, unless otherwise noted. Table 1. | Parameter <sup>1</sup> | Temp | Min | Тур | Max | Unit | |--------------------------------------------------------------|------|-------|----------|------|---------| | RESOLUTION | | 14 | | | Bits | | ACCURACY | | | | | | | No Missing Codes | Full | | Guarante | ed | | | Offset Error | Full | -0.7 | -0.3 | +0.1 | % FSR | | Offset Matching | Full | 0 | 0.23 | 0.6 | % FSR | | Gain Error | Full | -7.0 | -2.9 | +1.0 | % FSR | | Gain Matching | Full | -1.0 | +1.6 | +5.0 | % FSR | | Differential Nonlinearity (DNL) | Full | -0.95 | ±0.6 | +1.6 | LSB | | Integral Nonlinearity (INL) | Full | -4.5 | ±1.1 | +4.5 | LSB | | TEMPERATURE DRIFT | | | | | | | Offset Error | Full | | ±2 | | ppm/°C | | INTERNAL VOLTAGE REFERENCE | | | | | | | Output Voltage (1 V Mode) | Full | 0.98 | 0.99 | 1.01 | V | | Load Regulation at 1.0 mA (V <sub>REF</sub> = 1 V) | Full | | 2 | | mV | | Input Resistance | Full | | 7.5 | | kΩ | | INPUT REFERRED NOISE | | | | | | | $V_{REF} = 1.0 V$ | 25°C | | 0.94 | | LSB rms | | ANALOG INPUTS | | | | | | | Differential Input Voltage (V <sub>REF</sub> = 1 V) | Full | | 2 | | V p-p | | Common-Mode Voltage | Full | | 0.9 | | V | | Common-Mode Range | Full | 0.5 | | 1.3 | V | | Differential Input Resistance | | | 5.2 | | kΩ | | Differential Input Capacitance | Full | | 3.5 | | pF | | POWER SUPPLY | | | | | | | AVDD | Full | 1.7 | 1.8 | 1.9 | V | | DRVDD | Full | 1.7 | 1.8 | 1.9 | V | | lavdd | Full | | 198 | 211 | mA | | I <sub>DRVDD</sub> (ANSI-644 Mode) | Full | | 60 | 93 | mA | | I <sub>DRVDD</sub> (Reduced Range Mode) | 25°C | | 45 | | mA | | TOTAL POWER CONSUMPTION | | | | | | | Total Power Dissipation (Eight Channels, ANSI-644 Mode) | Full | | 464 | 547 | mW | | Total Power Dissipation (Eight Channels, Reduced Range Mode) | 25°C | | 437 | | mW | | Power-Down Dissipation | 25°C | | 1 | | mW | | Standby Dissipation <sup>2</sup> | 25°C | | 92 | | mW | <sup>&</sup>lt;sup>1</sup> See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for definitions and for details on how these tests were completed. <sup>2</sup> Can be controlled via the SPI. #### **AC SPECIFICATIONS** AVDD = 1.8 V, DRVDD = 1.8 V, 2 V p-p differential input, 1.0 V internal reference, AIN = -1.0 dBFS, unless otherwise noted. CLK divider = 8 used for typical characteristics at input frequency ≥ 19.7 MHz. Table 2. | Parameter <sup>1</sup> | Temp | Min | Тур | Max | Unit | |-----------------------------------------------------------------------|------|------|------------|-----|------| | SIGNAL-TO-NOISE RATIO (SNR) | | | | | | | $f_{IN} = 9.7 \text{ MHz}$ | 25°C | | 75.7 | | dBFS | | $f_{IN} = 19.7 \text{ MHz}$ | Full | 72.8 | 75.6 | | dBFS | | f <sub>IN</sub> = 30.5 MHz | 25°C | | 75.5 | | dBFS | | $f_{IN} = 63.5 \text{ MHz}$ | 25°C | | 74.9 | | dBFS | | $f_{IN} = 123.4 \text{ MHz}$ | 25°C | | 73.2 | | dBFS | | SIGNAL-TO-NOISE AND DISTORTION RATIO (SINAD) | | | | | | | $f_{IN} = 9.7 \text{ MHz}$ | 25°C | | 75.6 | | dBFS | | $f_{IN} = 19.7 \text{ MHz}$ | Full | 70.9 | 75.6 | | dBFS | | $f_{IN} = 30.5 \text{ MHz}$ | 25°C | | 75.4 | | dBFS | | $f_{IN} = 63.5 \text{ MHz}$ | 25°C | | 74.8 | | dBFS | | $f_{IN} = 123.4 \text{ MHz}$ | 25°C | | 72.8 | | dBFS | | EFFECTIVE NUMBER OF BITS (ENOB) | | | | | | | $f_{IN} = 9.7 \text{ MHz}$ | 25°C | | 12.3 | | Bits | | $f_{IN} = 19.7 \text{ MHz}$ | Full | 11.5 | 12.3 | | Bits | | f <sub>IN</sub> = 30.5 MHz | 25°C | | 12.2 | | Bits | | $f_{IN} = 63.5 \text{ MHz}$ | 25°C | | 12.1 | | Bits | | $f_{IN} = 123.4 \text{ MHz}$ | 25°C | | 11.8 | | Bits | | SPURIOUS-FREE DYNAMIC RANGE (SFDR) | | | | | | | $f_{IN} = 9.7 \text{ MHz}$ | 25°C | | 96 | | dBc | | $f_{IN} = 19.7 \text{ MHz}$ | Full | 78 | 96 | | dBc | | f <sub>IN</sub> = 30.5 MHz | 25°C | | 91 | | dBc | | $f_{IN} = 63.5 \text{ MHz}$ | 25°C | | 95 | | dBc | | $f_{IN} = 123.4 \text{ MHz}$ | 25°C | | 83 | | dBc | | WORST HARMONIC (SECOND OR THIRD) | | | | | | | $f_{IN} = 9.7 \text{ MHz}$ | 25°C | | <b>-99</b> | | dBc | | $f_{IN} = 19.7 \text{ MHz}$ | Full | | -98 | -78 | dBc | | f <sub>IN</sub> = 30.5 MHz | 25°C | | <b>-91</b> | | dBc | | $f_{IN} = 63.5 \text{ MHz}$ | 25°C | | -98 | | dBc | | f <sub>IN</sub> = 123.4 MHz | 25°C | | -83 | | dBc | | WORST OTHER (EXCLUDING SECOND OR THIRD) | | | | | | | f <sub>IN</sub> = 9.7 MHz | 25°C | | -96 | | dBc | | f <sub>IN</sub> = 19.7 MHz | Full | | -96 | -86 | dBc | | f <sub>IN</sub> = 30.5 MHz | 25°C | | -98 | | dBc | | f <sub>IN</sub> = 63.5 MHz | 25°C | | <b>-95</b> | | dBc | | f <sub>IN</sub> = 123.4 MHz | 25°C | | -94 | | dBc | | TWO-TONE INTERMODULATION DISTORTION (IMD)—AIN1 AND AIN2 = -7.0 dBFS | | 1 | | | | | $f_{\text{IN1}} = 30 \text{ MHz}$ , $f_{\text{IN2}} = 32 \text{ MHz}$ | 25°C | | 92 | | dBc | | CROSSTALK <sup>2</sup> | 25°C | | -98 | | dB | | Crosstalk (Overrange Condition) <sup>3</sup> | 25°C | | -94 | | dB | | POWER SUPPLY REJECTION RATIO (PSRR) <sup>4</sup> | 25°C | | | | 1 | | AVDD | 25 C | | 52 | | dB | | DRVDD | | | 71 | | dB | | ANALOG INPUT BANDWIDTH, FULL POWER | 25°C | + | 650 | | MHz | <sup>&</sup>lt;sup>1</sup> See the AN-835 Application Note, *Understanding High Speed ADC Testing and Evaluation*, for definitions and for details on how these tests were completed. <sup>2</sup> Crosstalk is measured at 10 MHz with –1.0 dBFS analog input on one channel and no input on the adjacent channel. <sup>&</sup>lt;sup>3</sup> Overrange condition is 3 dB above the full-scale input range. <sup>&</sup>lt;sup>4</sup> PSRR is measured by injecting a sinusoidal signal at 10 MHz to the power supply pin and measuring the output spur on the FFT. PSRR is calculated as the ratio of the amplitudes of the spur voltage over the pin voltage, expressed in decibels. ### **DIGITAL SPECIFICATIONS** AVDD = 1.8 V, DRVDD = 1.8 V, 2 V p-p differential input, 1.0 V internal reference, AIN = -1.0 dBFS, unless otherwise noted. Table 3. | Parameter <sup>1, 2</sup> | Temp | Min | Тур | Max | Unit | |----------------------------------------------------------|------|------------|-----------|------------|-------| | CLOCK INPUTS (CLK+, CLK-) | | | | | | | Logic Compliance | | CMC | OS/LVDS/L | VPECL | | | Differential Input Voltage <sup>3</sup> | Full | 0.2 | | 3.6 | V p-p | | Input Voltage Range | Full | AGND - 0.2 | | AVDD + 0.2 | V | | Input Common-Mode Voltage | Full | | 0.9 | | V | | Input Resistance (Differential) | 25°C | | 15 | | kΩ | | Input Capacitance | 25°C | | 4 | | рF | | LOGIC INPUTS (PDWN, SYNC, SCLK) | | | | | | | Logic 1 Voltage | Full | 1.2 | | AVDD + 0.2 | V | | Logic 0 Voltage | Full | 0 | | 0.8 | V | | Input Resistance | 25°C | | 30 | | kΩ | | Input Capacitance | 25°C | | 2 | | рF | | LOGIC INPUT (CSB) | | | | | | | Logic 1 Voltage | Full | 1.2 | | AVDD + 0.2 | V | | Logic 0 Voltage | Full | 0 | | 0.8 | V | | Input Resistance | 25°C | | 26 | | kΩ | | Input Capacitance | 25°C | | 2 | | рF | | LOGIC INPUT (SDIO) | | | | | | | Logic 1 Voltage | Full | 1.2 | | AVDD + 0.2 | V | | Logic 0 Voltage | Full | 0 | | 0.8 | V | | Input Resistance | 25°C | | 26 | | kΩ | | Input Capacitance | 25°C | | 5 | | рF | | LOGIC OUTPUT (SDIO) <sup>4</sup> | | | | | | | Logic 1 Voltage ( $I_{OH} = 800 \mu A$ ) | Full | | 1.79 | | V | | Logic 0 Voltage ( $I_{OL} = 50 \mu A$ ) | Full | | | 0.05 | V | | DIGITAL OUTPUTS (D± x), ANSI-644 | | | | | | | Logic Compliance | | | LVDS | | | | Differential Output Voltage (VoD) | Full | ±247 | ±350 | ±454 | mV | | Output Offset Voltage (Vos) | Full | 1.13 | 1.21 | 1.38 | V | | Output Coding (Default) | | Tw | os comple | ment | | | DIGITAL OUTPUTS (D± x), LOW POWER, REDUCED SIGNAL OPTION | | | | | | | Logic Compliance | | | LVDS | | | | Differential Output Voltage (V <sub>OD</sub> ) | Full | ±150 | ±200 | ±250 | mV | | Output Offset Voltage (Vos) | Full | 1.13 | 1.21 | 1.38 | V | | Output Coding (Default) | | Tw | os comple | ment | | <sup>&</sup>lt;sup>1</sup> See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for definitions and for details on how these tests were completed. <sup>&</sup>lt;sup>2</sup> When referencing a single function of a multifunction pin in the parameters, only the portion of the pin name that is relevant to the specification is listed. For full pin names of multifunction pins, refer to the Pin Configuration and Function Descriptions section. <sup>&</sup>lt;sup>3</sup> This is specified for LVDS and LVPECL only. $<sup>^{\</sup>rm 4}$ This is specified for 13 SDIO/DFS pins sharing the same connection. #### **SWITCHING SPECIFICATIONS** AVDD = 1.8 V, DRVDD = 1.8 V, 2 V p-p differential input, 1.0 V internal reference, AIN = -1.0 dBFS, unless otherwise noted. Table 4. | Parameter <sup>1, 2</sup> | Temp | Min | Тур | Max | Unit | |----------------------------------------------------------------------------|------|---------------------------------|-----------------------------|-------------------------|--------------| | CLOCK <sup>3</sup> | | | | | | | Input Clock Rate | Full | 10 | | 520 | MHz | | Conversion Rate | Full | 10 | | 65 | MSPS | | Clock Pulse Width High (t <sub>EH</sub> ) | Full | | 7.69 | | ns | | Clock Pulse Width Low (t <sub>EL</sub> ) | Full | | 7.69 | | ns | | OUTPUT PARAMETERS <sup>3</sup> | | | | | | | Propagation Delay (tpD) | Full | 1.5 | 2.3 | 3.1 | ns | | Rise Time (t <sub>R</sub> ) (20% to 80%) | Full | | 300 | | ps | | Fall Time (t <sub>F</sub> ) (20% to 80%) | Full | | 300 | | ps | | FCO Propagation Delay (t <sub>FCO</sub> ) | Full | 1.5 | 2.3 | 3.1 | ns | | DCO Propagation Delay (t <sub>CPD</sub> ) <sup>4</sup> | Full | | $t_{FCO} + (t_{SAMPLE}/28)$ | | ns | | DCO to Data Delay (t <sub>DATA</sub> ) <sup>4</sup> | Full | (t <sub>SAMPLE</sub> /28) - 300 | (t <sub>SAMPLE</sub> /28) | $(t_{SAMPLE}/28) + 300$ | ps | | DCO to FCO Delay (tframe)4 | Full | $(t_{SAMPLE}/28) - 300$ | (t <sub>SAMPLE</sub> /28) | $(t_{SAMPLE}/28) + 300$ | ps | | Data to Data Skew | Full | | ±50 | ±200 | ps | | (t <sub>DATA-MAX</sub> — t <sub>DATA-MIN</sub> )<br>Wake-Up Time (Standby) | 25°C | | 35 | | μs | | Wake-Up Time (Power-Down) <sup>5</sup> | 25°C | | 375 | | μs | | Pipeline Latency | Full | | 16 | | Clock cycles | | APERTURE | | | | | | | Aperture Delay (t <sub>A</sub> ) | 25°C | | 1 | | ns | | Aperture Uncertainty (Jitter) | 25°C | | 0.1 | | ps rms | | Out-of-Range Recovery Time | 25°C | | 1 | | Clock cycles | <sup>&</sup>lt;sup>1</sup> See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, for definitions and for details on how these tests were completed. #### **TIMING SPECIFICATIONS** Table 5. | Parameter | Description | | | | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|------|--------|--| | SYNC TIMING REQUIREMENTS | | | | | | tssync | SYNC to rising edge of CLK+ setup time | 0.24 | ns typ | | | thsync | SYNC to rising edge of CLK+ hold time | 0.40 | ns typ | | | SPI TIMING REQUIREMENTS <sup>1</sup> | See Figure 4 | | | | | t <sub>DS</sub> | Setup time between the data and the rising edge of SCLK | 2 | ns min | | | <b>t</b> <sub>DH</sub> | Hold time between the data and the rising edge of SCLK | 2 | ns min | | | t <sub>CLK</sub> | Period of the SCLK | 40 | ns min | | | ts | Setup time between CSB and SCLK | 2 | ns min | | | t <sub>H</sub> | Hold time between CSB and SCLK | 2 | ns min | | | t <sub>HIGH</sub> | SCLK pulse width high | 10 | ns min | | | t <sub>LOW</sub> | SCLK pulse width low | 10 | ns min | | | t <sub>en_sdio</sub> | Time required for the SDIO pin to switch from an input to an output relative to the SCLK falling edge (not shown in Figure 4) | 10 | ns min | | | t <sub>DIS_SDIO</sub> | Time required for the SDIO pin to switch from an output to an input relative to the SCLK rising edge (not shown in Figure 4) | 10 | ns min | | <sup>&</sup>lt;sup>1</sup> When referring to a single function of a multifunction pin, only the portion of the pin name that is relevant to the specification is listed. For full pin names of multifunction pins, refer to the Pin Configuration and Function Descriptions section. <sup>&</sup>lt;sup>2</sup> Measured on standard FR-4 material. <sup>&</sup>lt;sup>3</sup> Can be adjusted via the SPI. $<sup>^4</sup>$ t<sub>SAMPLE</sub>/28 is based on the number of bits divided by 2 because the delays are based on half duty cycles. t<sub>SAMPLE</sub> = $1/f_s$ . <sup>&</sup>lt;sup>5</sup> Wake-up time is defined as the time required to return to normal operation from power-down mode. ## **Timing Diagrams** Figure 2. Word Wise DDR, 1× Frame, 14-Bit Output Mode (Default) Figure 3. Word Wise DDR, 1× Frame, 12-Bit Output Mode Figure 4. Serial Port Interface Timing Diagram Figure 5. SYNC Input Timing Requirements ## **ABSOLUTE MAXIMUM RATINGS** Table 6. | Parameter | Rating | |--------------------------------------------------------|------------------| | Electrical | | | AVDD to AGND | -0.3 V to +2.0 V | | DRVDD to AGND | -0.3 V to +2.0 V | | Digital Outputs (D± x, DCO+, DCO-, FCO+, FCO-) to AGND | -0.3 V to +2.0 V | | CLK+, CLK– to AGND | -0.3 V to +2.0 V | | VIN+ x, VIN- x to AGND | -0.3 V to +2.0 V | | SCLK/DTP, SDIO/DFS, CSB to AGND | -0.3 V to +2.0 V | | SYNC, PDWN to AGND | -0.3 V to +2.0 V | | RBIAS, VCM to AGND | -0.3 V to +2.0 V | | VREF, SENSE to AGND | -0.3 V to +2.0 V | | Environmental | | | Operating Temperature Range (Ambient) | −55°C to +125°C | | Maximum Junction Temperature | 150°C | | Lead Temperature (Soldering, 10 sec) | 300°C | | Storage Temperature Range (Ambient) | −65°C to +150°C | Stresses at or above those listed under Absolute Maximum Ratings may cause permanent damage to the product. This is a stress rating only; functional operation of the product at these or any other conditions above those indicated in the operational section of this specification is not implied. Operation beyond the maximum operating conditions for extended periods may affect product reliability. #### THERMAL CHARACTERISTICS The exposed pad must be soldered to the ground plane for the LFCSP package. Soldering the exposed pad to the PCB increases the reliability of the solder joints and maximizes the thermal capability of the package. **Table 7. Thermal Resistance** | Package Type | Airflow<br>Velocity<br>(m/sec) | θ <sub>JA</sub> 1,2 | θ <sub>JC</sub> <sup>1, 3</sup> | θ <sub>JB</sub> 1,4 | Ψл <sup>1, 2</sup> | Unit | |---------------|--------------------------------|---------------------|---------------------------------|---------------------|--------------------|------| | 64-Lead LFCSP | 0 | 22.3 | 1.4 | N/A | 0.1 | °C/W | | 9 mm × 9 mm | 1.0 | 19.5 | N/A | 11.8 | 0.2 | °C/W | | (CP-64-4) | 2.5 | 17.5 | N/A | N/A | 0.2 | °C/W | <sup>&</sup>lt;sup>1</sup> Per JEDEC 51-7, plus JEDEC 25-5 2S2P test board. Typical $\theta_{JA}$ is specified for a 4-layer PCB with a solid ground plane. As shown Table 7, airflow improves heat dissipation, which reduces $\theta_{JA}$ . In addition, metal in direct contact with the package leads from metal traces, through holes, ground, and power planes reduces $\theta_{JA}$ . #### **ESD CAUTION** **ESD** (electrostatic discharge) sensitive device. Charged devices and circuit boards can discharge without detection. Although this product features patented or proprietary protection circuitry, damage may occur on devices subjected to high energy ESD. Therefore, proper ESD precautions should be taken to avoid performance degradation or loss of functionality. <sup>&</sup>lt;sup>2</sup>Per JEDEC JESD51-2 (still air) or JEDEC JESD51-6 (moving air). <sup>&</sup>lt;sup>3</sup> Per MIL-Std 883, Method 1012.1. <sup>&</sup>lt;sup>4</sup>Per JEDEC JESD51-8 (still air). ## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS - NOTES 1. NIC = NOT INTERNALLY CONNECTED. THESE PINS CAN BE CONNECTED TO GROUND. - 2. THE EXPOSED THERMAL PAD ON THE BOTTOM OF THE PACKAGE PROVIDES THE ANALOG GROUND FOR THE DEVICE. THIS EXPOSED PAD MUST BE CONNECTED TO GROUND FOR PROPER OPERATION. Figure 6. Pin Configuration, Top View **Table 8. Pin Function Descriptions** | Pin No. | Mnemonic | Description | |---------------------------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | AGND, EP | Analog Ground, Exposed Pad. The exposed thermal pad on the bottom of the package provides the analog ground for the device. This exposed pad must be connected to ground for proper operation. | | 1, 4, 7, 8, 11, 12, 37,<br>42, 45, 48, 51, 59, 62 | AVDD | 1.8 V Analog Supply. | | 13, 36 | NIC | Not Internally Connected. These pins can be connected to ground. | | 14, 35 | DRVDD | 1.8 V Digital Output Driver Supply. | | 2, 3 | VIN+ G, VIN- G | ADC G Analog Input True, ADC G Analog Input Complement. | | 5, 6 | VIN- H, VIN+ H | ADC H Analog Input Complement, ADC H Analog Input True. | | 9, 10 | CLK-, CLK+ | Input Clock Complement, Input Clock True. | | 15, 16 | D- H, D+ H | ADC H Digital Output Complement, ADC H Digital Output True. | | 17, 18 | D- G, D+ G | ADC G Digital Output Complement, ADC G Digital Output True. | | 19, 20 | D- F, D+ F | ADC F Digital Output Complement, ADC F Digital Output True. | | 21, 22 | D- E, D+ E | ADC E Digital Output Complement, ADC E Digital Output True. | | 23, 24 | DCO-, DCO+ | Data Clock Digital Output Complement, Data Clock Digital Output True. | | 25, 26 | FCO-, FCO+ | Frame Clock Digital Output Complement, Frame Clock Digital Output True. | | 27, 28 | D- D, D+ D | ADC D Digital Output Complement, ADC D Digital Output True. | | 29, 30 | D– C, D+ C | ADC C Digital Output Complement, ADC C Digital Output True. | | 31, 32 | D- B, D + B | ADC B Digital Output Complement, ADC B Digital Output True. | | 33, 34 | D- A, D+ A | ADC A Digital Output Complement, ADC A Digital Output True. | | 38 | SCLK/DTP | Serial Clock (SCLK)/Digital Test Pattern (DTP). | | 39 | SDIO/DFS | Serial Data Input/Output (SDIO)/Data Format Select (DFS). | | 40 | CSB | Chip Select Bar. | | 41 | PDWN | Power-Down. | | 43, 44 | VIN+ A, VIN- A | ADC A Analog Input True, ADC A Analog Input Complement. | | 46, 47 | VIN- B, VIN+ B | ADC B Analog Input Complement, ADC B Analog Input True. | | 49, 50 | VIN+ C, VIN- C | ADC C Analog Input True, ADC C Analog Input Complement. | | Pin No. | Mnemonic | Description | |---------|----------------|------------------------------------------------------------------------------------------| | 52, 53 | VIN- D, VIN+ D | ADC D Analog Input Complement, ADC D Analog Input True. | | 54 | RBIAS | Analog Current Bias Setting. Connect to 10 k $\Omega$ (1% tolerance) resistor to ground. | | 55 | SENSE | Reference Mode Selection. | | 56 | VREF | Voltage Reference Input/Output. | | 57 | VCM | Analog Output Voltage at Midsupply. This pin sets the common mode of the analog inputs. | | 58 | SYNC | Digital Input. SYNC input to clock divider. 30 k $\Omega$ internal pull-down resistor. | | 60, 61 | VIN+ E, VIN- E | ADC E Analog Input True, ADC E Analog Input Complement. | | 63, 64 | VIN- F, VIN+ F | ADC F Analog Input Complement, ADC F Analog Input True. | ## TYPICAL PERFORMANCE CHARACTERISTICS See the AD9257 data sheet for a full set of Typical Performance Characteristics plots. Figure 7. SNR/SFDR vs. Temperature, $f_{IN} = 9.7$ MHz, $f_{SAMPLE} = 65$ MSPS ## **OUTLINE DIMENSIONS** Figure 8. 64-Lead Lead Frame Chip Scale Package [LFCSP\_WQ] 9 mm × 9 mm Body, Very Very Thin Quad (CP-64-17) Dimensions shown in millimeters #### **ORDERING GUIDE** | Model <sup>1</sup> | Temperature Range | Package Description | Package Option | |--------------------|-------------------|--------------------------------------------------|----------------| | AD9257TCPZ-65-EP | −55°C to +125°C | 64-Lead Lead Frame Chip Scale Package [LFCSP_WQ] | CP-64-17 | $<sup>^{1}</sup>$ Z = RoHS Compliant Part.