## **Device Features** - Fully Qualified Bluetooth v2.0+EDR - Enhanced Data Rate (EDR) compliant with v2.0 of the specification for both 2Mbps and 3Mbps modulation modes - Full Speed Bluetooth Operation with Piconet and Scatternet Support - Embedded 6Mbit Flash - Low Power 1.8V operation - Integrated Switch-mode Regulator - Integrated Battery Charger with Programmable Current - 8 x 8mm 96-ball TFBGA Package - UART Port - 15-bit Linear Audio CODEC - 4.2V Tolerant LED Drivers with Intensity Control ## **General Description** **BlueCore**<sup>™</sup>**4-Audio Flash** is a single chip radio and baseband IC for Bluetooth 2.4GHz systems including enhanced data rates (EDR) to 3Mbps. BlueCore4-Audio Flash contains 6Mbits of internal Flash memory. When used with the CSR Bluetooth software stack, it provides a fully compliant Bluetooth system to v2.0 + EDR of the specification for data and voice communications. **System Architecture** # BlueCore<sup>™</sup>4-Audio Flash Single Chip Bluetooth® v2.0 + EDR System Production Information Data Sheet For BC41C671A January 2007 # **Applications** - Headsets - Automotive Hands-Free Kits - General purpose Bluetooth systems requiring an on-chip audio CODEC BlueCore4-Audio Flash has been designed to reduce the number of external components required which ensures production costs are minimised. The device incorporates auto-calibration and built in self test (BIST) routines to simplify development, type approval and production test. All hardware and device firmware is fully compliant with the Bluetooth v2.0 + EDR specification (all mandatory and optional features). # Contents | 1 | Kev | Feature | S | 9 | |---|------------|------------------|----------------------------------|----| | 2 | • | | ormation | | | _ | 2.1 | • | 671A Pinout Diagram | | | | 2.2 | | Terminal Functions | | | 3 | | | naracteristics | | | 9 | 3.1 | | te Maximum Ratings | | | | 3.2 | | mended Operating Conditions | | | | 3.3 | | Regulator | | | | 3.4 | | -mode Regulator | | | | 3.5 | | Charger | | | | | • | • | | | | 3.6 | • | Terminals | | | | 3.7 | | erminals | | | | 3.8 | | on Reset | | | | 3.9 | | ry ADC | | | | | | ry DAC | | | | | | | | | | | | CODEC | | | | 3.13 | | Consumption | | | | | | Typical Average Current | | | | | | Typical Measurement Conditions | | | 4 | Radi | | cteristics - Basic Data Rate | | | | 4.1 | Tempe | rature +20°C | 25 | | | | 4.1.1 | Transmitter | 25 | | | | 4.1.2 | Receiver | 26 | | | 4.2 | Tempe | rature -40°C | 27 | | | | 4.2.1 | Transmitter | 27 | | | | 4.2.2 | Receiver | 27 | | | 4.3 | Tempe | rature -25°C | 28 | | | | 4.3.1 | Transmitter | 28 | | | | 4.3.2 | Receiver | | | | 4.4 | Tempe | rature +85°C | | | | | 4.4.1 | Transmitter | | | | | 4.4.2 | Receiver | | | | 4.5 | | rature +105°C | | | | | 4.5.1 | Transmitter | | | | | 4.5.2 | Receiver | | | 5 | Radi | | acteristics - Enhanced Data Rate | | | 3 | 5.1 | | rature +20°C | | | | 5.1 | 5.1.1 | Transmitter | | | | | 5.1.1 | Receiver | _ | | | <b>-</b> 0 | · · · · <u>-</u> | | | | | 5.2 | | rature -40°C | | | | | 5.2.1 | Transmitter | | | | | 5.2.2 | Receiver | | | | 5.3 | • | rature -25°C | | | | | 5.3.1 | Transmitter | | | | | 5.3.2 | Receiver | | | | 5.4 | • | rature +85°C | | | | | 5.4.1 | Transmitter | | | | | 5.4.2 | Receiver | 38 | | 6 | | | gram | | |---|------|----------|-------------------------------------------------------------|----| | 7 | | - | of Functional Blocks | | | | 7.1 | | ceiver | | | | | 7.1.1 | Low Noise Amplifier | | | | | 7.1.2 | Analogue to Digital Converter | | | | 7.2 | | ansmitter | | | | | 7.2.1 | IQ Modulator | | | | | 7.2.2 | Power Amplifier | | | | 7.3 | • | nthesiser | | | | 7.4 | | n-Mode Regulator | | | | 7.5 | | Regulator | | | | 7.6 | | y Charger | | | | 7.7 | | Input and Generation | | | | 7.8 | Baseb | and and Logic | | | | | 7.8.1 | Memory Management Unit | | | | | 7.8.2 | Burst Mode Controller | | | | | 7.8.3 | Physical Layer Hardware Engine DSP | | | | | 7.8.4 | System RAM | 41 | | | | 7.8.5 | Flash Memory (6Mbit) | 41 | | | | 7.8.6 | USB | 41 | | | | 7.8.7 | Synchronous Serial Interface | | | | | 7.8.8 | UART | 41 | | | 7.9 | Microc | controller | 42 | | | | 7.9.1 | Programmable I/O | 42 | | | | 7.9.2 | PCM Interface | 42 | | | | 7.9.3 | Audio CODEC | 42 | | | | 7.9.4 | LED Driver | 42 | | 8 | Devi | ice Tern | ninal Descriptions | 43 | | | 8.1 | RF Po | rts | 43 | | | | 8.1.1 | RF_P and RF_N | 43 | | | | 8.1.2 | Single-Ended Input | 44 | | | | 8.1.3 | Transmit RF Power Control for Class 1 Applications (TX_PWR) | 44 | | | | 8.1.4 | Control of External RF Components | 44 | | | 8.2 | Extern | nal Reference Clock Input (XTAL_IN) | 46 | | | | 8.2.1 | External Mode | 46 | | | | 8.2.2 | XTAL_IN Impedance in External Mode | 46 | | | | 8.2.3 | Clock Timing Accuracy | 46 | | | | 8.2.4 | Clock Start-Up Delay | 47 | | | | 8.2.5 | Input Frequencies and PS Key Settings | 48 | | | 8.3 | Crysta | Il Oscillator (XTAL_IN, XTAL_OUT) | 49 | | | | 8.3.1 | XTAL Mode | 49 | | | | 8.3.2 | Load Capacitance | 50 | | | | 8.3.3 | Frequency Trim | 51 | | | | 8.3.4 | Transconductance Driver Model | 52 | | | | 8.3.5 | Negative Resistance Model | 52 | | | | 8.3.6 | Crystal PS Key Settings | | | | | 8.3.7 | Crystal Oscillator Characteristics | | | | 8.4 | | Interface | | | | | 8.4.1 | UART Bypass | | | | | 8.4.2 | UART Configuration While RESET is Active | | | | | 8.4.3 | UART Bypass Mode | | | | | 8.4.4 | Current Consumption in UART Bypass Mode | | | | | | | | | 8.5 | USB In | terface | . 59 | |------|----------------|------------------------------------------|------| | | 8.5.1 | USB Data Connections | 59 | | | 8.5.2 | USB Pull-Up Resistor | 59 | | | 8.5.3 | USB Power Supply | 59 | | | 8.5.4 | Self-Powered Mode | . 60 | | | 8.5.5 | Bus-Powered Mode | . 60 | | | 8.5.6 | Suspend Current | 61 | | | 8.5.7 | Detach and Wake_Up Signalling | 61 | | | 8.5.8 | USB Driver | 62 | | | 8.5.9 | USB 1.1 Compliance | 62 | | | 8.5.10 | USB 2.0 Compatibility | 62 | | 8.6 | Serial F | Peripheral Interface | 63 | | | 8.6.1 | Instruction Cycle | | | | 8.6.2 | Writing to the Device | | | | 8.6.3 | Reading from the Device | | | | 8.6.4 | Multi-Slave Operation | | | 8.7 | | Audio CODEC | | | 0.7 | 8.7.1 | Input Stage | | | | 8.7.2 | Microphone Input | | | | 8.7.3 | Line Input | | | | 8.7.4 | Output Stage | | | | 8.7.5 | Single-Ended Speaker Termination | | | | | Bass Cut (Wind Noise Reduction) | | | | 8.7.6<br>8.7.7 | , | | | | - | Side Tone | | | | 8.7.8 | Audio CODEC Outline and Applicable Gains | | | | 8.7.9 | Firmware Interface | | | 8.8 | | ODEC Interface | | | | 8.8.1 | PCM Interface Master/Slave | | | | 8.8.2 | Long Frame Sync | | | | 8.8.3 | Short Frame Sync | | | | 8.8.4 | Multi-slot Operation | | | | 8.8.5 | GCI Interface | | | | 8.8.6 | Slots and Sample Formats | | | | 8.8.7 | Additional Features | | | | 8.8.8 | PCM Timing Information | | | | 8.8.9 | PCM Configuration | | | 8.9 | I/O Par | allel Ports | 86 | | | 8.9.1 | PIO Defaults | 86 | | 8.10 | I2C Inte | erface | 87 | | 8.11 | TCXO | Enable OR Function | 87 | | 8.12 | RESE1 | <sup>-</sup> B | 89 | | | 8.12.1 | Pin States on Reset | 90 | | | 8.12.2 | Status after Reset | 90 | | 8.13 | Power | Supply | 91 | | | 8.13.1 | Power Regulators | 91 | | | | Supply Domains and Sequencing | | | | | External Voltage Source | | | | | Switch-mode Regulator | | | | | Linear Regulator | | | | | VREG ENABLE Pin | | | | | Battery Charger | | | | | LED Drivers | | | | 5.15.0 | | . 02 | | 9 | Application Schematic | 93 | |----|------------------------------------------------|-----| | 10 | Package Dimensions | 94 | | | PCB Design and Assembly Considerations | | | | 11.1 8 x 8mm TFBGA 96-Ball Package | | | 12 | RoHS Statement with a List of Banned Materials | | | | 12.1 RoHS Statement | 96 | | | 12.1.1 List of Banned Materials | 96 | | 13 | Ordering Information | 97 | | | 13.1 BlueCore4-Audio Flash | 97 | | 14 | Document References | 98 | | 15 | Terms and Definitions | 99 | | 16 | Document History | 102 | | List of Figures | | | |-----------------|-------------------------------------------------------------------------------|----| | Figure 2.1 | BlueCore4-Audio Flash Device Pinout | 10 | | Figure 6.1 | BlueCore4-Audio Flash Device Diagram | 39 | | Figure 8.1 | Circuit RF_P and RF_N | 43 | | Figure 8.2 | TCXO Clock Accuracy | 46 | | Figure 8.3 | Crystal Driver Circuit | 49 | | Figure 8.4 | Crystal Equivalent Circuit | 49 | | Figure 8.5 | Crystal Load Capacitance and Series Resistance Limits with Crystal Frequency | 53 | | Figure 8.6 | Crystal Driver Transconductance vs. Driver Level Register Setting | 54 | | Figure 8.7 | Crystal Driver Negative Resistance as a Function of Drive Level Setting | 55 | | Figure 8.8 | Universal Asynchronous Receiver | 56 | | Figure 8.9 | Break Signal | 57 | | Figure 8.10 | UART Bypass Architecture | 58 | | Figure 8.11 | USB Connections for Self-Powered Mode | | | Figure 8.12 | USB Connections for Bus-Powered Mode | | | Figure 8.13 | USB_DETACH and USB_WAKE_UP Signal | | | Figure 8.14 | SPI Write Operation | | | Figure 8.15 | SPI Read Operation | | | Figure 8.16 | BlueCore4-Audio Flash CODEC Diagram | | | Figure 8.17 | BlueCore4-Audio Flash Microphone Biasing | | | Figure 8.18 | Differential Microphone Input | | | Figure 8.19 | Single-ended Microphone Input | | | Figure 8.20 | Speaker Output | | | Figure 8.21 | Frequency Response of the ADC and DAC Pair | | | Figure 8.22 | Simulated Wind Noise Reduction Filter Response | | | Figure 8.23 | Audio CODEC Outline and Applicable Gains | | | Figure 8.24 | Spectrum of Analogue and Digital ADC Output with a Full Scale Sine Wave Input | | | Figure 8.25 | Spectrum of DAC Output with 1kHz Full Scale Tone | | | Figure 8.26 | Spectrum of DAC Output with 1kHz Tone at -42dB Relative to Full Scale | | | Figure 8.27 | Response of CVSD Interpolation/Decimation Filter | | | Figure 8.28 | BlueCore4-Audio Flash as PCM Interface Master | | | Figure 8.29 | BlueCore4-Audio Flash as PCM Interface Slave | | | Figure 8.30 | Long Frame Sync (Shown with 8-bit Companded Sample) | | | Figure 8.31 | Short Frame Sync (Shown with 16-bit Sample) | | | Figure 8.32 | Multi-slot Operation with Two Slots and 8-bit Companded Samples | | | Figure 8.33 | GCI Interface | | | Figure 8.34 | 16-Bit Slot Length and Sample Formats | | | Figure 8.35 | PCM Master Timing Long Frame Sync | | | Figure 8.36 | PCM Master Timing Short Frame Sync | | | Figure 8.37 | PCM Slave Timing Long Frame Sync | | | Figure 8.38 | PCM Slave Timing Short Frame Sync | | | Figure 8.39 | Example EEPROM Connection | | | Figure 8.40 | Example TCXO Enable OR Function | | | Figure 9.40 | Application Circuit for Radio Characteristics Specification | | | Figure 9.1 | | | | Figure 10.1 | 8 x 8 x 1.2mm TFBGA 96-Ball Package | 94 | | List of Tables | | | | Table 8.1 | TXRX_PIO_CONTROL Values | | | Table 8.2 | External Clock Specifications | | | Table 8.3 | PS Key Values for CDMA/3G Phone TCXO Frequencies | 48 | | Table 8.4 | Crystal Specification | 50 | | Table 8.5 | Possible UART Settings | 56 | |-----------------|-----------------------------------------------------------------------|----| | Table 8.6 | Standard Data Rates | 57 | | Table 8.7 | USB Interface Component Values | 60 | | Table 8.8 | Instruction Cycle for an SPI Transaction | 63 | | Table 8.9 | IO_KCODEC_CONFIG Control Register | 71 | | Table 8.10 | Recommended Settings for Audio CODEC | 72 | | Table 8.11 | PCM Master Timing | 81 | | Table 8.12 | PCM Slave Timing | 83 | | Table 8.13 | PSKEY_PCM_CONFIG32 Description | 86 | | Table 8.14 | PSKEY_PCM_LOW_JITTER_CONFIG Description | 86 | | Table 8.15 | Pin States of BlueCore4-Audio Flash on Reset | 90 | | List of Equatio | ns | | | Equation 8.1 | Output Voltage with Load Current 10mA | 44 | | Equation 8.2 | Output Voltage with No Load Current | 44 | | Equation 8.3 | Internal Power Ramping | 44 | | Equation 8.4 | Load Capacitance | 50 | | Equation 8.5 | Trim Capacitance | 51 | | Equation 8.6 | Frequency Trim | 51 | | Equation 8.7 | Pullability | 51 | | Equation 8.8 | Transconductance Required for Oscillation | 52 | | Equation 8.9 | Equivalent Negative Resistance | 52 | | Equation 8.10 | Data Rate | 57 | | Equation 8.11 | PCM_CLK Frequency When Being Generated Using the Internal 48MHz Clock | 84 | | Equation 8.12 | PCM_SYNC Frequency Relative to PCM_CLK | 84 | # **Status Information** The status of this Data Sheet is **Production Information**. CSR Product Data Sheets progress according to the following format: #### **Advance Information** Information for designers concerning CSR product in development. All values specified are the target values of the design. Minimum and maximum values specified are only given as guidance to the final specification limits and must not be considered as the final values. All detailed specifications including pinouts and electrical specifications may be changed by CSR without notice. #### **Pre-Production Information** Pinout and mechanical dimension specifications finalised. All values specified are the target values of the design. Minimum and maximum values specified are only given as guidance to the final specification limits and must not be considered as the final values. All electrical specifications may be changed by CSR without notice. #### **Production Information** Final Data Sheet including the guaranteed minimum and maximum limits for the electrical specifications. Production Data Sheets supersede all previous document versions. #### Life Support Policy and Use in Safety-Critical Applications CSR's products are not authorised for use in life-support or safety-critical applications. Use in such applications is done at the sole discretion of the customer. CSR will not warrant the use of its devices in such applications. #### **RoHS Compliance** BlueCore4-Audio Flash devices meet the requirements of Directive 2002/95/EC of the European Parliament and of the Council on the Restriction of Hazardous Substance (RoHS). #### Trademarks, Patents and Licenses Unless otherwise stated, words and logos marked with <sup>™</sup> or <sup>®</sup> are trademarks registered or owned by CSR plc or its affiliates. Bluetooth <sup>®</sup> and the Bluetooth logos are trademarks owned by Bluetooth SIG, Inc. and licensed to CSR. Other products, services and names used in this document may have been trademarked by their respective owners. The publication of this information does not imply that any license is granted under any patent or other rights owned by CSR plc. CSR reserves the right to make technical changes to its products as part of its development programme. While every care has been taken to ensure the accuracy of the contents of this document, CSR cannot accept responsibility for any errors. # 1 Key Features #### Radio - Common TX/RX terminal simplifies external matching; eliminates external antenna switch - BIST minimises production test time. No external trimming is required in production - Bluetooth v2.0 + EDR Specification compliant #### **Transmitter** - +6dBm RF transmit power with level control from on-chip 6-bit DAC over a dynamic range >30dB - Class 2 and Class 3 support without the need for an external power amplifier or TX/RX switch - Class 1 support using external power amplifier with RF power controlled by an internal 8-bit DAC #### Receiver - Integrated channel filters - Digital demodulator for improved sensitivity and co-channel rejection - Real time digitised RSSI available on HCI interface - Fast AGC for enhanced dynamic range #### **Synthesiser** - Fully integrated synthesiser; requires no external VCO, varactor diode, resonator or loop filter - Compatible with an external crystal or with an external clock using sinusoidal or logic-level signals - Accepts 7.68, 14.44, 15.36, 16.2, 16.8, 19.2, 19.44, 19.68, 19.8 and 38.4MHz TCXO frequencies typically used in GSM and CDMA devices with sinusoidal or logic level signals #### **Auxiliary Features** - Crystal oscillator with built-in digital trimming - Power management includes digital shutdown, and wake up commands with an integrated low power oscillator for ultra low Park/Sniff/Hold mode - Clock request output to control external clock - On-chip high efficiency switch-mode regulator output from 2.5V to 4.2V input. - On-chip linear regulator; 1.8V output from a 2.2 to 4.2V input, can also be used to generate microphone bias - Power-on-reset cell detects low supply voltage #### **Auxiliary Features (Continued)** - Arbitrary power supply sequencing permitted - 8-bit ADC and DAC available to applications - Battery charger with programmable current (25 -100mA) for Lithium Ion/Polymer battery - LED intensity control for dedicated LED1 and LED0 outputs #### **Baseband and Software** - Internal 6Mbit Flash for complete sytem solution - Internal 48KB RAM to support EDR. Allows full speed data transfer, mixed voice and data, and full piconet operation - Logic for forward error correction, header error control, access code correlation, CRC, demodulation, encryption bit stream generation, whitening and transmit pulse shaping - Transcoders for A-law, μ-law and linear voice from host and A-law, μ-law and CVSD voice over air #### **Physical Interfaces** - Synchronous serial interface up to 4Mbits/s for system debugging - UART interface with programmable baud rate up to 3Mbits/s with an optional bypass mode - Full speed USB v1.1 interface supports OHCl and UHCl host interfaces. Compliant with USB v2.0 - Optional I<sup>2</sup>C<sup>™</sup> compatible interface #### **Audio CODEC** - 15-bit resolution, 8kHz sampling frequency - Digital enhancements to add bass cut, side tone and treble boost - Analogue enhancements to support single-ended speaker drive capability and reference availability #### **Bluetooth Stack** CSR's Bluetooth Protocol Stack runs on-chip in a variety of configurations: - Standard HCI (UART or USB) - Fully embedded to RFCOMM - Customised builds with embedded application code #### **Package Options** 96-ball TFBGA, 8 x 8 x 1.2mm, 0.65mm pitch # 2 Package Information ## 2.1 BC41C671A Pinout Diagram #### **Orientation from Top of Device** 1 2 3 4 5 6 7 8 9 10 11 Α A1 A2 А3 A4 A5 A6 A7 A8 A9 (A10) (A11) В1 В B2 ВЗ В4 B5 В6 В7 В8 В9 (B10) B11 C1 C3 C4 C7 C C2 C5 C6 C8 C9 C10 C11 D D1 D2 D3 D9 (D10 (D11 E1 E2 E3 E9 E10 E11 Ε F1 F2 F3 F9 (F10 F G10 G1 G2 G3 G9 G11 G Н H1 H2 Н3 H9 (H10 (H11 J6 J J1 J2 J3 J4 J5 J7 J8 J9 J10 J11 K1 K2 K3 K4 K5 K6 K7 K8 K9 (K10 K11 K L L1 L2 L3 L5 L6 L7 L8 L9 L10 L11 Figure 2.1: BlueCore4-Audio Flash Device Pinout ## 2.2 Device Terminal Functions | Radio | Ball | Pad Type | Supply Pad | Description | |-------------|------|-----------------------------------------------------------------|------------|------------------------------------------------------| | RX_IN | D1 | Analogue | VDD_RADIO | Single ended receiver input | | PIO[0]/RXEN | A1 | Bi-directional with programmable strength internal pull-up/down | VDD_PIO | Control output for external TX/RX switch (if fitted) | | PIO[1]/TXEN | B2 | Bi-directional with programmable strength internal pull-up/down | VDD_PIO | Control output for external PA (If fitted) | | RF_P | F1 | Analogue | VDD_RADIO | Transmitter output/switched receiver input | | RF_N | E1 | Analogue | VDD_RADIO | Complement of RF_P | | AUX_DAC | C3 | Analogue | VDD_PIO | Voltage DAC output | | Synthesiser and Oscillator | Ball | Pad Type | Supply Pad | Description | |----------------------------|------|----------|------------|-------------------------------------| | XTAL_IN | L4 | Analogue | VDD_ANA | For crystal or external clock input | | XTAL_OUT | K4 | Analogue | VDD_ANA | Drive for crystal | | USB and UART | Ball | Pad Type | Supply Pad | Description | |--------------|------|----------------------------------------------------|------------|-----------------------------------------------------------------------| | UART_TX | K9 | CMOS output, tri-state, with weak internal pull-up | VDD_USB | UART data output | | UART_RX | K10 | CMOS input with weak internal pull-down | VDD_USB | UART data input | | UART_RTS | L8 | CMOS output, tri-state, with weak internal pull-up | VDD_USB | UART request to send active low | | UART_CTS | K11 | CMOS input with weak internal pull-down | VDD_USB | UART clear to send active low | | USB_DP | L10 | Bi-directional | VDD_USB | USB data plus with selectable internal 1.5k $\Omega$ pull-up resistor | | USB_DN | L9 | Bi-directional | VDD_USB | USB data minus | | PCM Interface | Ball | Pad Type | Supply Pad | Description | |---------------|------|------------------------------------------------------|------------|-------------------------| | PCM_OUT | G11 | CMOS output, tri-state, with weak internal pull-down | VDD_PADS | Synchronous data output | | PCM_IN | J11 | CMOS input, with weak internal pull-down | VDD_PADS | Synchronous data input | | PCM_SYNC | H9 | Bi-directional with weak internal pull-down | VDD_PADS | Synchronous data sync | | PCM_CLK | H11 | Bi-directional with weak internal pull-down | VDD_PADS | Synchronous data clock | | PIO Port | Ball | Pad Type | Supply Pad | Description | |-------------------------------------|------|-----------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------| | PIO[2]/CLK_REQ | A2 | Bi-directional with programmable strength internal pull-up/down | VDD_PIO | PIO or external clock request | | PIO[3]/USB_WAKE_UP/<br>HOST_CLK_REQ | В3 | Bi-directional with programmable strength internal pull-up/down | VDD_PIO | PIO or output goes high to<br>wake up PC when in USB<br>mode or clock request input<br>from host controller | | PIO[4]/USB_ON | F9 | Bi-directional with programmable strength internal pull-up/down | VDD_PADS | PIO or USB on (input<br>senses when VBUS is high,<br>wakes BlueCore4-Audio<br>Flash) | | PIO[5]/USB_DETACH | F10 | Bi-directional with programmable strength internal pull-up/down | VDD_PADS | PIO line or chip detaches from USB when this input is high | | PIO[6]/CLK_REQ | F11 | Bi-directional with programmable strength internal pull-up/down | VDD_PADS | PIO line or clock request output to enable external clock for external clock line | | PIO[7]/CLK_OUT | G9 | Bi-directional with programmable strength internal pull-up/down | VDD_PADS | Programmable input/output line or programmable frequency clock output | | PIO[8] | A5 | Bi-directional with programmable strength internal pull-up/down | VDD_PIO | Programmable input/output line | | PIO[9] | A4 | Bi-directional with programmable strength internal pull-up/down | VDD_PIO | Programmable input/output line | | PIO[10] | B4 | Bi-directional with programmable strength internal pull-up/down | VDD_PIO | Programmable input/output line | | PIO[11] | A3 | Bi-directional with programmable strength internal pull-up/down | VDD_PIO | Programmable input/output line | | AIO[0] | J6 | Bi-directional | VDD_USB | Programmable input/output line | | AIO[1] | L6 | Bi-directional | VDD_USB | Programmable input/output line | | AIO[2] | L7 | Bi-directional | VDD_USB | Programmable input/output line | | LED[0] | A9 | Open drain output | VDD_BAT | Current sink to drive LED | | LED[1] | A10 | Open drain output | VDD_BAT | Current sink to drive LED | | Test and Debug | Ball | Pad Type | Supply Pad | Description | |----------------|------|----------|------------|------------------------------------------------------| | MIC_P | L2 | Analogue | VDD_ANA | Microphone differential,<br>Input P | | MIC_N | L3 | Analogue | VDD_ANA | Microphone differential,<br>Input N | | SPKR_P | J2 | Analogue | VDD_ANA | Speaker differential output P or single ended output | | SPKR_N | J1 | Analogue | VDD_ANA | Speaker differential output N | | Test and Debug | Ball | Pad Type | Supply Pad | Description | |----------------|------|------------------------------------------------------|------------|------------------------------------------------------------------------------| | RESETB | D10 | CMOS input with weak internal pull-up | VDD_PADS | Reset if low. Input<br>debounced so must be low<br>for >5ms to cause a reset | | SPI_CSB | В9 | CMOS input with weak internal pull-up | VDD_PADS | Chip select for Synchronous<br>Serial Interface active low | | SPI_CLK | C11 | CMOS input with weak internal pull-down | VDD_PADS | Serial Peripheral Interface clock | | SPI_MOSI | C9 | CMOS input with weak internal pull-down | VDD_PADS | Serial Peripheral Interface data input | | SPI_MISO | B11 | CMOS output, tri-state, with weak internal pull-down | VDD_PADS | Serial Peripheral Interface data output | | TEST_EN | C10 | CMOS input with strong internal pull-down | VDD_PADS | For test purposes only(leave unconnected) | | Power Supplies and Control | Ball | Pad Type | Description | |----------------------------|--------------------|------------------------------|----------------------------------------------------------------------------------------------------| | VREG_ENABLE | НЗ | CMOS input | Regulator control input | | VREG_IN | H1 | Regulator input | Linear regulator input | | VREG_OUT | K1 | Regulator output | Linear regulator output | | V_CHG | A11 | Charger input | Lithium Ion battery charger input | | BAT_P | A8 | Battery terminal + | Lithium Ion battery positive terminal/Ground connection for switch-mode regulator | | BAT_N | A7 | Battery terminal - | Lithium Ion battery negative terminal/Ground connection for switch-mode regulator | | LX | A6 | Switch-mode regulator output | Switch-mode power regulator output | | VDD_USB | L11 | VDD | Positive supply for UART/USB ports and AlOs | | VDD_PIO | B1 | VDD | Positive supply for PIO and AUX DAC <sup>(a)</sup> | | VDD_MEM | B6,B8,J7,<br>K8 | VDD | Positive supply for memory. Connect to VDD_CORE to provide pin compatibility with previous devices | | VDD_PADS | D11 | VDD | Positive supply for all digital Input/Output ports <sup>(b)</sup> | | VDD_CORE | E11 | VDD | Positive supply for internal digital circuitry | | VDD_RADIO | C1 | VDD/Regulator sense | Positive supply for RF circuitry | | VDD_VCO | H2 | VDD | Positive supply for local oscillator circuitry | | VDD_ANA | L1,L5 | VDD | Positive supply for analogue circuitry and 1.8V regulated output | | VSS_MEM | C5,C7 | VSS | Ground connection for memory. Connect to provide pin compatibility with future devices | | VSS_PADS | C4, C8,<br>D9,J9 | VSS | Ground connection for input/output ports | | VSS_CORE | E9 | VSS | Ground connection for internal digital circuitry | | VSS_RADIO | C2,D2,E2,<br>F2 | VSS | Ground connections for RF circuitry | | VSS_VCO | G1,G2 | VSS | Ground connections for local oscillator | | VSS_ANA | J3,J4,J5,K<br>2,K3 | VSS | Ground connections for analogue circuitry | | VSS | E3 | VSS | Ground connection | <sup>(</sup>a) Positive supply for PIO[3:0] and PIO[11:6]. <sup>(</sup>b) Positive supply for SPI/PCM ports and PIO[7:4] | Unconnected Terminals | Ball | Description | |-----------------------|-----------------------------------------------------------------|-------------------| | N/C | B5, B7, B10, C6, D3, E10, F3, G3, G10, H10, J8, J10, K5, K6, K7 | Leave unconnected | # 3 Electrical Characteristics # 3.1 Absolute Maximum Ratings | Rating | Min | Max | |----------------------------------------------------------|----------|----------| | Storage temperature | -40°C | +150°C | | Supply voltage: VDD_RADIO, VDD_VCO, VDD_ANA and VDD_CORE | -0.4V | 2.2V | | Supply voltage: VDD_PADS, VDD_PIO, VDD_MEM and VDD_USB | -0.4V | 3.7V | | Supply Voltage: VREG_IN | -0.4V | 5.6V | | Supply Voltage: BAT_P, VREG_ENABLE and LED [1:0] | -0.4V | 4.25V | | Supply Voltage: V_CHG | -0.4V | 6.5V | | Other terminal voltages | VSS-0.4V | VDD+0.4V | # 3.2 Recommended Operating Conditions | Operating Condition | Min | Max | |----------------------------------------------------------|-------|---------------------| | Operating temperature range | -40°C | +105°C | | Guaranteed RF performance range <sup>(a)</sup> | -25°C | +85°C | | Supply voltage: VDD_RADIO, VDD_VCO, VDD_ANA and VDD_CORE | 1.7V | 1.9V | | Supply voltage: VDD_PADS, VDD_PIO, VDD_MEM and VDD_USB | 1.7V | 3.6V | | Supply voltage: VREG_IN | 2.2V | 4.2V <sup>(b)</sup> | | Supply voltage: BAT_P, VREG_ENABLE and LED [1:0] | 2.5V | 4.2V | | Supply voltage: V_CHG | 4.35V | 6.5V | <sup>(</sup>a) Typical figures are given for RF performance between -40°C and +105°C. <sup>(</sup>b) The device will operate without damage with VREG\_IN as high as 5.6V. However the RF performance is not guaranteed above 4.2V. ## 3.3 Linear Regulator | Linear Regulator | Min | Тур | Max | Unit | |---------------------------------------------------------------|------|------|--------------------|--------| | Normal Operation | | | | | | Input voltage | 2.2 | - | 4.2 <sup>(a)</sup> | V | | Dropout voltage (I <sub>load</sub> = 70 mA) | - | - | 350 | mV | | Output Voltage <sup>(b)</sup> (I <sub>load</sub> = 70 mA) | 1.70 | 1.78 | 1.85 | V | | Temperature Coefficient | -250 | - | +250 | ppm/°C | | Output Noise <sup>(c) (d)</sup> | - | - | 1 | mV rms | | Load Regulation (I <sub>load</sub> < 100 mA) | - | - | 50 | mV/A | | Settling Time(c) (e) | - | - | 50 | μS | | Maximum Output Current | 100 | - | - | mA | | Minimum Load Current | 5 | - | - | μΑ | | Input Voltage | - | - | 4.2 | V | | Quiescent Current (excluding load, I <sub>load</sub> < 1mA) | 25 | 35 | 50 | μΑ | | Low Power Mode <sup>(f)</sup> | | | | | | Quiescent Current (excluding load, I <sub>load</sub> < 100μA) | 4 | 7 | 10 | μΑ | | Disabled Mode <sup>(g)</sup> | | | | | | Quiescent Current | 1.5 | 2.5 | 3.5 | μА | - (a) Operation up to 5.6V is permissible without damage and without the output voltage rising sufficiently to damage the rest of BlueCore4-Audio Flash, but output regulation and other specifications are no longer guaranteed at input voltages in excess of 4.2V. - (b) If the Linear Regulator is used as the power supply, the VDD\_ANA ball adjacent to VREG\_IN should be used for regulator output to optimise performance. - (c) Regulator output connected to 47nF pure and $4.7\mu F$ $2.2\Omega$ ESR capacitors. - (d) Frequency range is 100Hz to 100kHz. - (e) 1mA to 70mA pulsed load. - (f) Low power mode is entered and exited automatically when the chip enters/leaves Deep Sleep mode. - (9) The linear regulator is disabled when VREG\_IN is either open circuit or driven to the same voltage as VDD\_ANA. If the firmware does not latch the regulator internally, the regulator is also disabled when VREG\_ENABLE is pulled low. ## 3.4 Switch-mode Regulator | Switch-mode Regulator | Min | Тур | Max | Unit | |-------------------------------------------------|------|-------|------|--------| | Input voltage | 2.5 | - | 4.2 | V | | Output voltage (I <sub>load</sub> = 70 mA) | 1.70 | 1.78 | 1.9 | V | | Temperature coefficient | -250 | - | +250 | ppm/°C | | Normal Operation | | | | | | Output ripple | - | - | 1 | mV rms | | Transient settling time <sup>(a)</sup> | - | - | 50 | μS | | Maximum load current | 100 | - | - | mA | | Conversion effeciency (I <sub>load</sub> 70 mA) | - | 90 | - | % | | Switching frequency(b) | - | 1.333 | - | MHz | | Start-up current limit(c) | - | 60 | - | mA | | Low Power Mode <sup>(d)</sup> | | | | | | Output ripple | - | - | 1 | mV rms | | Transient settling time (e) | - | - | 700 | μS | | Maximum load current | 20 | - | - | mA | | Minimum load current | 0 | - | - | μΑ | | Conversion efficiency (I <sub>load</sub> 1mA) | - | 80 | - | % | | Switching frequency <sup>(f)</sup> | 50 | - | 150 | kHz | | Disabled Mode | | | | | | Quiescent Current | - | - | 1 | μА | - (a) 1mA to 70mA pulsed load - (b) Locked to crystal frequency - (c) Current is limited on start-up to prevent excessive stored energy in the filter inductor. The regulator will operate with reduced efficiency until the current limiter is disabled during the firmware boot-up sequence - (d) Low power mode is entered and exited automatically when the chip enters/leaves Deep Sleep mode - (e) 100μA to 1mA pulsed load - (f) Defines minimum period between pulses. Pulses are skipped at low current loads # 3.5 Battery Charger | Battery Charger | Min | Тур | Max | Unit | |-------------------------------------------------------------------|------|------|------|------| | Input voltage | 4.5 | - | 6.5 | V | | Charging Mode (BAT_P rising to 4.2V) | | | | | | Supply current (a) | - | 2 | - | mA | | Flat battery charge current <sup>(b)</sup> | - | 4 | - | mA | | Battery trickle charge current <sup>(c)</sup> (d) | | | | | | Maximum setting (I-CTRL=15): | - | 10 | - | mA | | Minimum setting (I-CTRL=0): | - | 2.5 | - | mA | | Maximum battery fast charge current (I-CTRL =15)(e) (d) | | | | | | Headroom <sup>(f)</sup> > 0.7V: | - | 100 | - | mA | | Headroom <sup>(f)</sup> = 0.3V: | - | 50 | - | mA | | Minimum battery fast charge current (I-CTRL=0) <sup>(e)</sup> (d) | | | | | | Headroom <sup>(f)</sup> > 0.7V: | - | 25 | - | mA | | Headroom <sup>(f)</sup> = 0.3V: | - | 15 | - | mA | | Trickle charge voltage threshold | - | 2.9 | - | V | | Float voltage (with correct trim value set) <sup>(g)</sup> | 4.17 | 4.2 | 4.23 | V | | Float voltage trim step size(g) | - | 50 | - | mV | | Battery charge termination current <sup>(h)</sup> | - | 10 | - | % | | Standby Mode (BAT_P falling from 4.2V) | | | | | | Supply current <sup>(a)</sup> | - | 80 | - | μА | | Battery current | - | -40 | = | μА | | Battery recharge hysteresis <sup>(i)</sup> | 100 | - | 200 | mV | | Shutdown Mode (V_CHG too low) | | | | | | V_CHG under-voltage threshold | | | | | | (V_CHG rising): | - | 3.9 | - | V | | (V_CHG falling): | - | 3.7 | - | V | | V_CHG - BAT_P lockout threshold | | | | | | (V_CHG rising): | - | 0.22 | - | V | | (V_CHG falling): | - | 0.17 | - | V | | Supply current | - | - | 100 | μΑ | | Battery current | -1 | - | 0 | μА | - (a) Current into V\_CHG does not include current delivered to battery (I (V\_CHG) I (BAT\_P)) - (b) BAT\_P < 1.8V approx. - (c) 1.8V < BAT\_P < Float voltage - (d) Charge current can be set in 16 equally spaced steps, under the control of a register setting I-CTRL - (e) Trickle charge threshold < BAT\_P < Float voltage - (f) Headroom is defined as the difference between the V\_CHG and BAT\_P voltages - (9) Float voltage can be adjusted in 15 steps. Trim setting is determined in production test and must be loaded into the battery charger by firmware during boot-up sequence - (h) Specified as a percentage of the Fast charge current $^{(i)}$ Hysteresis of (V<sub>FLOAT</sub> - BAT\_P) for charging to restart # 3.6 Digital Terminals | Digital Terminals | | Min | Тур | Max | Unit | |-------------------------------------------------------|-----------------------------------------------------------------------|---------|------|---------|------| | Input Voltage Levels | | | | | | | V <sub>IL</sub> input logic level low | $2.7V \leq VDD \leq 3.6V$ | -0.4 | - | +0.8 | V | | VIL Input logic level low | 1.7V ≤ VDD ≤ 1.9V | -0.4 | - | +0.4 | V | | V <sub>IH</sub> input logic level high | | 0.7VDD | - | VDD+0.4 | V | | Output Voltage Levels | | | | | | | V <sub>OL</sub> output logic level lov | ν, | | | 0.2 | V | | $(I_0 = 4.0 \text{mA}), 2.7 \text{V} \le \text{VDE}$ | 0 ≤ 3.6V | - | - | 0.2 | V | | V <sub>OL</sub> output logic level lov | V, | | | 0.4 | V | | $(I_0 = 4.0 \text{mA}), 1.7 \text{V} \le \text{VDE}$ | $(I_0 = 4.0 \text{mA}), 1.7 \text{V} \le \text{VDD} \le 1.9 \text{V}$ | | - | 0.4 | V | | V <sub>OH</sub> output logic level high, | | VDD-0.2 | | _ | V | | $(I_0 = -4.0 \text{mA}), 2.7 \text{VDC}$ | O ≤ 3.6V | VDD-0.2 | - | - | V | | V <sub>OH</sub> output logic level hiç | gh, | VDD-0.4 | | _ | V | | $(I_0 = -4.0 \text{mA}), 1.7 \text{V} \leq \text{VD}$ | O ≤1.9V | VDD-0.4 | - | - | V | | Input and Tri-state Curi | rent with: | | | | | | Strong pull-up | | -100 | -40 | -10 | μΑ | | Strong pull-down | | +10 | +40 | +100 | μΑ | | Weak pull-up | | -5.0 | -1.0 | -0.2 | μΑ | | Weak pull-down | | +0.2 | +1.0 | +5.0 | μΑ | | I/O pad leakage current | | -1 | 0 | +1 | μА | | C <sub>I</sub> Input Capacitance | | 1.0 | - | 5.0 | pF | ## 3.7 USB Terminals | USB Terminals | Min | Тур | Max | Unit | |---------------------------------------------------------|------------|-----|------------|------| | VDD_USB for correct USB operation | 3.1 | | 3.6 | V | | Input Threshold | | | | | | V <sub>IL</sub> input logic level low | - | - | 0.3VDD_USB | V | | V <sub>IH</sub> input logic level high | 0.7VDD_USB | - | - | V | | Input Leakage Current | | | | | | VSS_PADS < VIN < VDD_USB(a) | -1 | 1 | 5 | μА | | C <sub>I</sub> Input capacitance | 2.5 | - | 10.0 | pF | | Output Voltage Levels to Correctly Terminated USB Cable | | | | | | V <sub>OL</sub> output logic level low | 0.0 | - | 0.2 | V | | V <sub>OH</sub> output logic level high | 2.8 | - | VDD_USB | V | <sup>(</sup>a) Internal USB pull-up disabled ## 3.8 Power on Reset | Power-on Reset | Min | Тур | Max | Unit | |----------------------------|------|------|------|------| | VDD_CORE falling threshold | 1.40 | 1.50 | 1.60 | V | | VDD_CORE rising threshold | 1.50 | 1.60 | 1.70 | V | | Hysteresis | 0.05 | 0.10 | 0.15 | V | # 3.9 Auxilliary ADC | Auxiliary ADC | | Min | Тур | Max | Unit | |----------------------------------------------|-----|------|-----|---------|-----------| | Resolution | | - | - | 8 | Bits | | Input voltage range (LSB size = VDD_ANA/255) | | 0 | - | VDD_ANA | V | | Accuracy | INL | -1 | - | 1 | LSB | | (Guaranteed monotonic) | DNL | 0 | - | 1 | LSB | | Offset | • | -1 | - | 1 | LSB | | Gain Error | | -0.8 | - | 0.8 | % | | Input Bandwidth | | - | 100 | - | kHz | | Conversion time | | - | 2.5 | - | μS | | Sample rate <sup>(a)</sup> | | - | - | 700 | Samples/s | <sup>(</sup>a) ADC is accessed through the VM function. The sample rate given is achieved as part of this function. ## 3.10 Auxilliary DAC | Auxiliary DAC | Min | Тур | Max | Unit | |------------------------------------------------|-------------|--------------|---------|------| | Resolution | - | - | 8 | Bits | | Average output step size <sup>(a)</sup> | 12.5 | 14.5 | 17.0 | mV | | Output Voltage | | monotonic(a) | | | | Voltage range (I <sub>O</sub> =0mA) | VSS_PADS | - | VDD_PIO | V | | Current range | -10.0 | - | 0.1 | mA | | Minimum output voltage (I <sub>O</sub> =100μA) | 0.0 | - | 0.2 | V | | Maximum output voltage (I <sub>O</sub> =10mA) | VDD_PIO-0.3 | - | VDD_PIO | V | | High Impedance leakage current | -1 | - | 1 | μΑ | | Offset | -220 | - | 120 | mV | | Integral non-linearity <sup>(a)</sup> | -2 | - | 2 | LSB | | Settling time (50pF load) | - | - | 10 | μs | <sup>(</sup>a) Specified for an output voltage between 0.2V and VDD\_PIO -0.2V. Output is high impedance when chip is in Deep Sleep mode ## 3.11 Clocks | Crystal Oscillator | Min | Тур | Max | Unit | |------------------------------------|-----|------|---------|---------| | Crystal frequency <sup>(a)</sup> | 8.0 | - | 32.0 | MHz | | Digital trim range <sup>(b)</sup> | 5.0 | 6.2 | 8.0 | pF | | Trim step size <sup>(b)</sup> | - | 0.1 | - | pF | | Transconductance | 2.0 | - | - | mS | | Negative resistance <sup>(c)</sup> | 870 | 1500 | 2400 | Ω | | External Clock | | | | | | Input frequency <sup>(d)</sup> | 7.5 | - | 40.0 | MHz | | Clock input level(e) | 0.2 | - | VDD_ANA | V pk-pk | | Allowable Jitter | - | - | 15 | ps rms | | XTAL_IN input impedance | - | - | - | kΩ | | XTAL_IN input capacitance | - | 7 | - | pF | - (a) Integer multiple of 250kHz - (b) The difference between the internal capacitance at minimum and maximum settings of the internal digital trim - (c) XTAL frequency = 16MHz; XTAL C0 = 0.75pF; XTAL load capacitance = 8.5pF - (d) Clock input can be any frequency between 8MHz and 40MHz in steps of 250kHz plus CDMA/3G TCXO frequencies of 7.68, 14.44, 15.36, 16.2, 16.8, 19.2, 19.44, 19.68, 19.8 and 38.4MHz - (e) Clock input can be either sinusoidal or square wave. If the peaks of the signal are below VSS\_ANA or above VDD\_ANA. A DC blocking capacitor is required between the signal and XTAL\_IN ## 3.12 Audio CODEC | Audio CODEC, 15Bit Resolution | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------|------|------|--------------|------------| | Microphone Amplifier | | | | | | Input full scale at maximum gain | - | 3 | - | mV rms | | Input full scale at minimum gain | - | 350 | - | mV rms | | Gain resolution <sup>(a)</sup> | 2.8 | 3 | 3.2 | dB | | Distortion at 1kHz | - | - | -78 | dB | | Input referenced rms noise(b) | - | 5 | - | μV rms | | Bandwidth | - | 20 | - | kHz | | Mic mode input impedance | - | 20 | - | kΩ | | Input mode input impedance | - | 130 | - | Ω | | Analogue to Digital Converter | | | | | | Input sample rate(c) | - | 1 | - | MSamples/s | | Output sample rate <sup>(d)</sup> | - | 8 | - | KSamples/s | | Distortion and noise at 1kHz (relative to full scale) | - | -78 | -75 | dB | | Digital to Analogue Converter | | | | | | Gain resolution | 2.8 | 3 | 3.2 | dB | | Min gain <sup>(e)</sup> | - | -18 | - | dB | | Max gain <sup>(e)</sup> | - | 3 | - | dB | | Loudspeaker Driver | | | | | | Output voltage full scale swing (differential) | - | 2.0 | - | V Pk-Pk | | Output current drive (at full scale swing) <sup>(f)</sup> | 10 | 20 | 40 | mA | | Output full scale current (at reduced swing) <sup>(g)</sup> | - | 75 | - | mA | | Output -3dB bandwidth | - | 18.5 | - | kHz | | Distortion and noise (relative to full scale) (32 $\Omega$ load) differential | - | -75 | - | dB | | Allowed load: resistive | 8(h) | - | Open Circuit | Ω | | Allowed load: capacitive | - | - | 500 | pF | - (a) 42dB range of gain control (under software control) - (b) Noise in bandwidth from 100Hz to 4kHz gain setting >17dB - (c) Single bit, second order T $\Delta$ ADC clocked at 1MHz - (d) This is the decimated and filtered output at 15-bit resolution - (e) 21dB gain range (under software control) - (f) Output for 0.1%THD, signal level of 2V Pk-Pk differential - (g) Output for 1%THD, signal level of 1V Pk-Pk differential - (h) Output swing reduced to 1.2V Pk-Pk differential with 1%THD or 0.1V Pk-Pk differential with 0.1%THD # 3.13 Power Consumption # 3.13.1 Typical Average Current | Operation Mode | Connection<br>Type | UART Rate<br>(kbps) | Average | Unit <sup>(a)</sup> | |----------------------------|--------------------|---------------------|---------|---------------------| | Page scan | - | 115.2 | 0.49 | mA | | Inquiry and page scan | - | 115.2 | 0.83 | mA | | ACL No traffic | Master | 115.2 | 4.1 | mA | | ACL With file transfer | Master | 115.2 | 12 | mA | | ACL No traffic | Slave | 115.2 | 17 | mA | | ACL With file transfer | Slave | 115.2 | 21 | mA | | ACL 40ms sniff | Master | 38.4 | 2.4 | mA | | ACL 1.28s sniff | Master | 38.4 | 0.37 | mA | | SCO HV1 | Master | 38.4 | 41 | mA | | SCO HV3 | Master | 38.4 | 21 | mA | | SCO HV3 30ms sniff | Master | 38.4 | 20 | mA | | ACL 40ms sniff | Slave | 38.4 | 2.1 | mA | | ACL 1.28s sniff | Slave | 38.4 | 0.42 | mA | | Parked 1.28s beacon | Slave | 38.4 | 0.20 | mA | | SCO HV1 | Slave | 38.4 | 41 | mA | | SCO HV3 | Slave | 38.4 | 26 | mA | | SCO HV3 30ms sniff | Slave | 38.4 | 20 | mA | | Standby Host connection(b) | - | 38.4 | 76 | μΑ | | Reset (RESETB low)(b) | - | - | 58 | μΑ | <sup>(</sup>a) Current measured into the 1V8 supply pins. ## 3.13.2 Typical Measurement Conditions | Firmware | HCI 19.2 | |----------------------------|---------------| | VREG_IN, VDD_PIO, VDD_PADS | 3.15V | | Clock source | 26MHz crystal | | Output power | 0dBm | <sup>(</sup>b) Low power mode on the linear regulator is entered and exited automatically when the chip enters/leaves Deep Sleep mode. For more information about the electrical characteristics of the linear regulator, see section 3.3 in this document. # 4 Radio Characteristics - Basic Data Rate #### Important Note: BlueCore4-Audio Flash meets the Bluetooth v2.0+EDR specification when used in a suitable application circuit between -40°C and +105°C. TX output is guaranteed unconditionally stable over guaranteed temperature range (between -25°C and +85°C). ## 4.1 Temperature +20°C #### 4.1.1 Transmitter | Radio Characteristics | VDD = 1.8V | | Temperature = +20°C | | | |----------------------------------------------------------------------------------|------------|------|---------------------|---------------------------------|----------| | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Maximum RF transmit power <sup>(a) (b)</sup> | - | 6.0 | - | -6 to +4 <sup>(c)</sup> | dBm | | RF power variation over temperature range with compensation enabled( $\pm$ )(d) | - | 1.5 | - | - | dB | | RF power variation over temperature range with compensation disabled( $\pm$ )(d) | - | 2.7 | - | - | dB | | RF power control range | - | 35 | - | ≥16 | dB | | RF power range control resolution <sup>(e)</sup> | - | 0.5 | - | - | dB | | 20dB bandwidth for modulated carrier | - | 940 | - | ≤1000 | kHz | | Adjacent channel transmit power $F = F_0 \pm 2MHz^{(f)}(g)$ | - | -45 | - | ≤-20 | dBm | | Adjacent channel transmit power $F = F_0 \pm 3MHz^{(f)}(g)$ | - | -45 | - | ≤-40 | dBm | | Adjacent channel transmit power $F = F_0 \pm > 3MHz^{(f) (g)}$ | - | -50 | - | ≤-40 | dBm | | ∆f1 <sub>avg</sub> Maximum Modulation | - | 164 | - | 140 <f1<sub>avg&lt;175</f1<sub> | kHz | | Δf2 <sub>max</sub> Minimum Modulation | - | 150 | - | ≥115 | kHz | | $\Delta$ f1 <sub>avg</sub> / $\Delta$ f2 <sub>avg</sub> | - | 0.97 | - | ≥0.80 | - | | Initial carrier frequency tolerance | - | 5 | - | ±75 | kHz | | Drift Rate | - | 7 | - | ≤20 | kHz/50μs | | Drift (single slot packet) | - | 10 | - | ≤25 | kHz | | Drift (five slot packet) | - | 12 | - | ≤40 | kHz | | 2 <sup>nd</sup> Harmonic Content | - | -50 | - | ≤-30 | dBm | | 3 <sup>rd</sup> Harmonic Content | - | -45 | - | ≤-30 | dBm | - (a) The BlueCore4-Audio Flash firmware maintains the transmit power within Bluetooth v2.0+EDR specification limits - (b) Measurement using PSKEY\_LC\_MAX\_TX\_POWER setting corresponding to a PSKEY\_LC\_POWER\_TABLE power table entry = 63 - (c) Class 2 RF transmit power range, Bluetooth specification v2.0+EDR - (d) These parameters are dependent on matching circuit used, and its behaviour over temperature, therefore these parameters are not under CSR's direct control - (e) Resolution guaranteed over the range -5dB to -25dB relative to maximum power for Tx Level > 20 - (f) Measured at $F_0 = 2441MHz$ - (9) BlueCore4-Audio Flash guaranteed to meet ACP performance in Bluetooth v2.0+EDR specification, three exceptions allowed #### 4.1.2 Receiver | Radio Characteristics | | VDD = 1.8V | 1 | Temperature | | | |------------------------------------------------------------------------------------|--------------------|------------|-------|-------------|----------------------------|--------| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | 2.402 | - | -86.5 | - | | | | Sensitivity at 0.1% BER for all packet types | 2.441 | - | -86.5 | - | ≤-70 | dBm | | | 2.480 | - | -86.5 | - | | | | Maximum received signal a | at 0.1% BER | - | ≥-10 | - | ≤-20 | dBm | | | Frequency<br>(MHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Continuous power | 30-2000 | - | ≥0 | - | ≤-10 | | | required to block Bluetooth reception (for | 2000-2400 | - | -15 | - | ≤-27 | | | input power of -67dBm with 0.1% BER) measured at the unbalanced port of the balun. | 2500-3000 | - | -15 | - | ≤-27 | dBm | | C/I co-channel | l | - | 7 | - | ≤11 | dB | | Adjacent channel selectivity C/I | | | 4 | | ≤0 | dD | | $F = F_0 + 1MHz(a) (b)$ | | - | -4 | - | ≥0 | dB | | Adjacent channel selectivity | y C/I | | -3 | | ≤0 | dB | | $F = F_0 - 1MHz^{(a)(b)}$ | | - | -3 | - | ≥0 | uБ | | Adjacent channel selectivity | y C/I | _ | -45 | _ | ≤-30 | dB | | $F = F_0 + 2MHz^{(a)(b)}$ | | - | -40 | _ | | ub | | Adjacent channel selectivity | y C/I | _ | -23 | _ | ≤-20 | dB | | $F = F_0 - 2MHz^{(a) (b)}$ | | | 20 | | <u> </u> | ub. | | Adjacent channel selectivity | y C/I | _ | -48 | _ | ≤-40 | dB | | $F = F_0 + 3MHz^{(a)(b)}$ | | | 40 | | _ 40 | ub | | Adjacent channel selectivity | y C/I | _ | -48 | _ | ≤-40 | dB | | $F = F_0 -5MHz^{(a) (b)}$ | | | 10 | | = 10 | QD. | | Adjacent channel selectivity | y C/I | _ | -20 | _ | ≤-9 | dB | | $F = F_{Image}^{(a)(b)}$ | | | | | | VD. | | Maximum level of intermod interferers <sup>(c)</sup> | lulation | - | -15 | - | ≥-39 | dBm | | Spurious output level(d) | | - | ≤-130 | - | - | dBm/Hz | <sup>(</sup>a) Up to five exceptions are allowed in v2.0+EDR of the Bluetooth specification. BlueCore4-Audio Flash is guaranteed to meet the C/I performance as specified by the Bluetooth specification v2.0+EDR <sup>(</sup>b) Measured at F = 2441MHz <sup>(</sup>c) Measured at f1 - f2 = 5MHz. Measurement is performed in accordance with Bluetooth RF test RCV/CA/05/c., i.e., wanted signal at -64dBm <sup>(</sup>d) Measured at unbalanced port of the balun. Integrated in 100kHz bandwidth and normalised to 1Hz. Actual figure is typically below -130dBm/Hz except for peaks of -78dBm at 1600MHz, -78dBm inband at 2.4GHz and -78dBm at 3.2GHz # 4.2 Temperature -40°C ## 4.2.1 Transmitter | Radio Characteristics | VDD = 1.8V | | Temperatu | | | |--------------------------------------------------------------|------------|------|-----------|-----------------------------|----------| | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Maximum RF transmit power <sup>(a)</sup> | - | 7.5 | - | -6 to +4 <sup>(b)</sup> | dBm | | RF power control range | - | 35 | - | ≥16 | dB | | RF power range control resolution | - | 0.5 | - | - | dB | | 20dB bandwidth for modulated carrier | - | 930 | - | ≤1000 | kHz | | Adjacent channel transmit power $F = F_0 \pm 2MHz^{(c) (d)}$ | - | -40 | - | ≤-20 | dBm | | Adjacent channel transmit power $F = F_0 \pm 3MHz^{(c) (d)}$ | - | -45 | - | ≤-40 | dBm | | Δf1 <sub>avg</sub> Maximum Modulation | - | 164 | - | 140<∆f1 <sub>avg</sub> <175 | kHz | | $\Delta f2_{max}$ Minimum Modulation | - | 152 | - | ≥115 | kHz | | $\Delta f2_{avg}/\Delta f1_{avg}$ | - | 0.97 | - | ≥0.80 | - | | Initial carrier frequency tolerance | - | 8 | - | ±75 | kHz | | Drift Rate | - | 7 | - | ≤20 | kHz/50μs | | Drift (single slot packet) | - | 10 | - | ≤25 | kHz | | Drift (five slot packet) | - | 12 | - | ≤40 | kHz | - (a) BlueCore4-Audio Flash firmware maintains the transmit power to be within the Bluetooth v2.0+EDR specification limits - $^{(b)}$ Class 2 RF transmit power range, Bluetooth v2.0+EDR specification - (c) Measured at F<sub>0</sub> = 2441MHz - $^{\mbox{\scriptsize (d)}}$ $\;$ Three exceptions are allowed in Bluetooth v2.0+EDR specification #### 4.2.2 Receiver | Radio Characteristics | | VDD = 1.8V | | Temperature | Temperature = -40°C | | | |----------------------------------------------|--------------------|------------|--------|-------------|----------------------------|------|--| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | Sensitivity at 0.1% BER for all packet types | 2.402 | - | -87.0 | - | | | | | | 2.441 | - | -87.5 | - | ≤-70 | dBm | | | | 2.480 | - | -87.5 | - | | | | | Maximum received signal | at 0.1% BER | - | ≥-10.0 | - | ≥-20 | dBm | | # 4.3 Temperature -25°C ## 4.3.1 Transmitter | Radio Characteristics | VDD = 1.8V | | Temperatur | | | |--------------------------------------------------------------|------------|------|------------|-----------------------------|----------| | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Maximum RF transmit power <sup>(a)</sup> | - | 7.0 | - | -6 to +4 <sup>(b)</sup> | dBm | | RF power control range | - | 35 | - | ≥16 | dB | | RF power range control resolution | - | 0.5 | - | - | dB | | 20dB bandwidth for modulated carrier | - | 930 | - | ≤1000 | kHz | | Adjacent channel transmit power $F = F_0 \pm 2MHz^{(c) (d)}$ | - | -40 | - | ≤-20 | dBm | | Adjacent channel transmit power $F = F_0 \pm 3MHz^{(c) (d)}$ | - | -45 | - | ≤-40 | dBm | | Δf1 <sub>avg</sub> Maximum Modulation | - | 164 | - | 140<∆f1 <sub>avg</sub> <175 | kHz | | Δf2 <sub>max</sub> Minimum Modulation | - | 152 | - | ≥115 | kHz | | $\Delta f2_{avg}/\Delta f1_{avg}$ | - | 0.97 | - | ≥0.80 | - | | Initial carrier frequency tolerance | - | 10 | - | ±75 | kHz | | Drift Rate | - | 7 | - | ≤20 | kHz/50μs | | Drift (single slot packet) | - | 12 | - | ≤25 | kHz | | Drift (five slot packet) | - | 12 | - | ≤40 | kHz | - (a) BlueCore4-Audio Flash firmware maintains the transmit power to be within the Bluetooth v2.0+EDR specification limits - $^{(b)}$ Class 2 RF transmit power range, Bluetooth v2.0+EDR specification - (c) Measured at F<sub>0</sub> = 2441MHz - (d) Three exceptions are allowed in Bluetooth v2.0+EDR specification ## 4.3.2 Receiver | Radio Characteristics | VDD = 1.8V | | Temperature | | | | |----------------------------------------------|--------------------|-----|-------------|-----|----------------------------|------| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Sensitivity at 0.1% BER for all packet types | 2.402 | - | -86.5 | - | ≤-70 | dBm | | | 2.441 | - | -87.0 | - | | | | | 2.480 | - | -87.0 | - | | | | Maximum received signal | at 0.1% BER | - | ≥-10.0 | - | ≥-20 | dBm | # 4.4 Temperature +85°C ## 4.4.1 Transmitter | Radio Characteristics | VDD = 1.8V | | Temperatu | | | |--------------------------------------------------------------|------------|------|-----------|-----------------------------|----------| | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Maximum RF transmit power <sup>(a)</sup> | - | 3.5 | - | -6 to +4 <sup>(b)</sup> | dBm | | RF power control range | - | 35 | - | ≥16 | dB | | RF power range control resolution | - | 0.5 | - | - | dB | | 20dB bandwidth for modulated carrier | - | 930 | - | ≤1000 | kHz | | Adjacent channel transmit power $F = F_0 \pm 2MHz^{(c) (d)}$ | - | -42 | - | ≤-20 | dBm | | Adjacent channel transmit power $F = F_0 \pm 3MHz^{(c) (d)}$ | - | -45 | - | ≤-40 | dBm | | Δf1 <sub>avg</sub> Maximum Modulation | - | 164 | - | 140<∆f1 <sub>avg</sub> <175 | kHz | | $\Delta f2_{max}$ Minimum Modulation | - | 149 | - | ≥115 | kHz | | $\Delta f2_{avg}/\Delta f1_{avg}$ | - | 0.97 | - | ≥0.80 | - | | Initial carrier frequency tolerance | - | 15 | - | ±75 | kHz | | Drift Rate | - | 7 | - | ≤20 | kHz/50μs | | Drift (single slot packet) | - | 17 | - | ≤25 | kHz | | Drift (five slot packet) | - | 17 | - | ≤40 | kHz | - (a) BlueCore4-Audio Flash firmware maintains the transmit power to be within the Bluetooth v2.0+EDR specification limits - $^{(b)}$ Class 2 RF transmit power range, Bluetooth v2.0+EDR specification - (c) Measured at F<sub>0</sub> = 2441MHz - (d) Three exceptions are allowed in Bluetooth v2.0+EDR specification ## 4.4.2 Receiver | Radio Characteristics | | VDD = 1.8V | | Temperature | e = +85°C | | | |----------------------------------------------|--------------------|------------|--------|-------------|----------------------------|------|--| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | Sensitivity at 0.1% BER for all packet types | 2.402 | - | -83.5 | - | ≤-70 | dBm | | | | 2.441 | - | -84.0 | - | | | | | | 2.480 | - | -84.0 | - | | | | | Maximum received signal at 0.1% BER | | - | ≥-10.0 | - | ≥-20 | dBm | | # 4.5 Temperature +105°C ## 4.5.1 Transmitter | Radio Characteristics | VDD = 1.8V | VDD = 1.8V Temperature = +105°C | | | | | |--------------------------------------------------------------|------------|---------------------------------|-----|-----------------------------|----------|--| | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | Maximum RF transmit power <sup>(a)</sup> | - | 2.0 | - | -6 to +4 <sup>(b)</sup> | dBm | | | RF power control range | - | 35 | - | ≥16 | dB | | | RF power range control resolution | - | 0.5 | - | - | dB | | | 20dB bandwidth for modulated carrier | - | 930 | - | ≤1000 | kHz | | | Adjacent channel transmit power $F = F_0 \pm 2MHz^{(c) (d)}$ | - | -42 | - | ≤-20 | dBm | | | Adjacent channel transmit power $F = F_0 \pm 3MHz^{(c) (d)}$ | - | -45 | - | ≤-40 | dBm | | | Δf1 <sub>avg</sub> Maximum Modulation | - | 164 | - | 140<∆f1 <sub>avg</sub> <175 | kHz | | | $\Delta f2_{max}$ Minimum Modulation | - | 148 | - | ≥115 | kHz | | | $\Delta f2_{avg}/\Delta f1_{avg}$ | - | 0.97 | - | ≥0.80 | - | | | Initial carrier frequency tolerance | - | 18 | - | ±75 | kHz | | | Drift Rate | - | 7 | - | ≤20 | kHz/50μs | | | Drift (single slot packet) | - | 18 | - | ≤25 | kHz | | | Drift (five slot packet) | - | 18 | - | ≤40 | kHz | | - (a) BlueCore4-Audio Flash firmware maintains the transmit power to be within the Bluetooth v2.0+EDR specification limits - $^{(b)}$ Class 2 RF transmit power range, Bluetooth v2.0+EDR specification - (c) Measured at F<sub>0</sub> = 2441MHz - (d) Three exceptions are allowed in the Bluetooth v2.0+EDR specification #### 4.5.2 Receiver | Radio Characteristics | | VDD = 1.8V | | Temperature = +105°C | | | |----------------------------------------------|--------------------|------------|--------|----------------------|----------------------------|------| | | Frequency<br>(GHz) | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Sensitivity at 0.1% BER for all packet types | 2.402 | - | -83.0 | - | ≤-70 | dBm | | | 2.441 | - | -83.5 | - | | | | | 2.480 | - | -83.5 | - | | | | Maximum received signal at 0.1% BER | | - | ≥-10.0 | - | ≥-20 | dBm | # 5 Radio Characteristics - Enhanced Data Rate #### Important Note: Results shown are referenced to the unbalanced port of the balun. ## 5.1 Temperature +20°C ## 5.1.1 Transmitter | Radio Characteristics | Radio Characteristics VDD = 1.8V Temperature = +20°C | | | | | | | | | |------------------------------------------------------------------------------------------|------------------------------------------------------|-----|-----------|-----|----------------------------|------|--|--|--| | | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | | | Maximum RF transmit po | wer <sup>(a)</sup> | - | 3.5 | - | -6 to +4 <sup>(b)</sup> | dBm | | | | | Relative transmit power(c | ) | - | -1.0 | - | -4 to +1 | dB | | | | | $\pi$ /4 DQPSK max carrier fr $w_0$ | requency stability <sup>(c)</sup> | - | -2.0 | - | ≤±10 for all blocks | kHz | | | | | $\pi$ /4 DQPSK max carrier fr $w_i$ | requency stability <sup>(c)</sup> | - | 0.0 | - | ≤±75 for all blocks | kHz | | | | | $\pi/4$ DQPSK max carrier for $I w_0 + w_i I$ | requency stability <sup>(c)</sup> | - | -2.0 | - | ≤±75 for all blocks | kHz | | | | | 8DPSK max carrier frequ | ency stability <sup>(c)</sup> w <sub>0</sub> | - | -2.0 | - | ≤±10 for all blocks | kHz | | | | | 8DPSK max carrier frequ | ency stability <sup>(c)</sup> w <sub>i</sub> | - | -1.0 | - | ≤±75 for all blocks | kHz | | | | | 8DPSK max carrier frequency stability <sup>(c)</sup> I w <sub>0</sub> + w <sub>i</sub> I | | - | -2.0 | - | ≤±75 for all blocks | kHz | | | | | | RMS DEVM | - | 6 | - | ≤20 | % | | | | | π/4 DQPSK Modulation Accuracy <sup>(c)</sup> (d) | 99% DEVM ≤0.3 | - | 100 | - | ≥99 | % | | | | | 7 local dog ( V ) | Peak DEVM | - | 15 | - | ≤35 | % | | | | | | RMS DEVM | - | 6 | - | ≤13 | % | | | | | 8DPSK Modulation<br>Accuracy <sup>(c)</sup> (d) | 99% DEVM ≤0.2 | - | 100 | - | ≥99 | % | | | | | 7 local dog ( V ) | Peak DEVM | - | 14 | - | ≤25 | % | | | | | | F>F <sub>0</sub> +3MHz | - | -50 | - | ≤-40 | dBm | | | | | | F <f<sub>0 -3MHz</f<sub> | - | -50 | - | ≤-40 | dBm | | | | | | F=F <sub>0</sub> -3MHz | - | -45 | - | ≤-40 | dBm | | | | | In-band spurious | F=F <sub>0</sub> -2MHz | - | -42 | - | ≤-20 | dBm | | | | | emissions <sup>(e)</sup> | F=F <sub>0</sub> -1MHz | - | -36 | - | ≤-26 | dB | | | | | | F=F <sub>0</sub> +1MHz | - | -32 | - | ≤-26 | dB | | | | | | F=F <sub>0</sub> +2MHz | - | -32 | - | ≤-20 | dBm | | | | | | F=F <sub>0</sub> +3MHz <sup>(e)</sup> | - | -38 | - | ≤-40 | dBm | | | | | EDR Differential Phase E | ncoding | 99 | No Errors | - | ≥99 | % | | | | - (a) BlueCore4-Audio Flash firmware maintains transmit power within Bluetooth v2.0 + EDR specification limits - (b) Class 2 RF transmit power range, Bluetooth h v2.0 + EDR specification - (c) Measurements methods are in accordance with the Bluetooth v2.0 + EDR specification - (d) Modulation accuracy utilises differential error vector magnitude (DEVM) with tracking of the frequency drift - (e) Bluetooth specification values are for 8DPSK. Three exceptions are allowed in Bluetooth v2.0 + EDR specification ## 5.1.2 Receiver | Radio Characteristics | VDD = 1.8V | Temperatu | re = +20°C | | | | |---------------------------------------------------|------------|-----------|------------|-----|----------------------------|------| | | Modulation | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Sensitivity at 0.01% | π/4 DQPSK | - | -86 | | ≤-70 | dBm | | BER <sup>(a)</sup> | 8DPSK | - | -79 | - | ≤-70 | dBm | | Maximum received | π/4 DQPSK | - | ≥-10 | - | ≥-20 | dBm | | signal at 0.1% BER <sup>(a)</sup> | 8DPSK | - | ≥-10 | - | ≥-20 | dBm | | C/I co-channel at 0.1% | π/4 DQPSK | - | 8 | - | ≤+13 | dB | | BER <sup>(a)</sup> | 8DPSK | - | 15 | - | ≤+21 | dB | | Adjacent channel selectivity | π/4 DQPSK | - | -1 | - | ≤0 | dB | | C/I F=F <sub>0</sub> +1MHz <sup>(a)</sup> (b) (c) | 8DPSK | - | 4 | - | ≤+5 | dB | | Adjacent channel selectivity | π/4 DQPSK | - | -1 | - | ≤0 | dB | | C/I F=F <sub>0</sub> -1MHz <sup>(a) (b) (c)</sup> | 8DPSK | - | 4 | - | ≤+5 | dB | | Adjacent channel selectivity | π/4 DQPSK | - | -38 | - | ≤-30 | dB | | C/I F=F <sub>0</sub> +2MHz <sup>(a)</sup> (b) (c) | 8DPSK | - | -35 | - | ≤-25 | dB | | Adjacent channel selectivity | π/4 DQPSK | - | -22 | - | ≤-20 | dB | | C/I F=F <sub>0</sub> -2MHz <sup>(a) (b) (c)</sup> | 8DPSK | - | -21 | - | ≤-13 | dB | | Adjacent channel selectivity | π/4 DQPSK | - | -49 | - | ≤-40 | dB | | C/I F=F <sub>0</sub> +3MHz <sup>(a)</sup> (b) (c) | 8DPSK | - | -43 | - | ≤-33 | dB | | Adjacent channel selectivity | π/4 DQPSK | - | -45 | - | ≤-40 | dB | | C/I F=F <sub>0</sub> -5MHz <sup>(a) (b) (c)</sup> | 8DPSK | - | -38 | - | ≤-33 | dB | | Adjacent channel selectivity | π/4 DQPSK | - | -19 | - | ≤-7 | dB | | C/I F=F <sub>Image</sub> (a) (b) (c) | 8DPSK | - | -12 | - | ≤0 | dB | <sup>(</sup>a) Measurements methods are in accordance with the Bluetooth v2.0 + EDR specification <sup>(</sup>b) Up to five exceptions are allowed in the Bluetooth v2.0 + EDR specification.BlueCore4-Audio Flash is guaranteed to meet the C/I performance as specified by the Bluetooth v2.0 + EDR <sup>(</sup>c) Measured at $F_0$ = 2405MHz, 2441MHz, 2477MHz # 5.2 Temperature -40°C ## 5.2.1 Transmitter | Radio Characteristics VDD = 1.8V Temperature = -40°C | | | | | | | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|-----|-----------|-----|----------------------------|------|--|--| | | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | | Maximum RF transmit po | wer <sup>(a)</sup> | - | 5.5 | - | -6 to +4 <sup>(b)</sup> | dBm | | | | Relative transmit power(c | ) | - | -1.5 | - | -4 to +1 | dB | | | | $\pi$ /4 DQPSK max carrier fr $w_0$ | requency stability <sup>(c)</sup> | - | -3.0 | - | ≤±10 for all blocks | kHz | | | | $\pi/4$ DQPSK max carrier fr $w_{i}$ | requency stability <sup>(c)</sup> | - | 0.9 | - | ≤±75 for all blocks | kHz | | | | $\pi$ /4 DQPSK max carrier for $I w_0 + w_i I$ | requency stability <sup>(c)</sup> | - | -2.0 | - | ≤±75 for all blocks | kHz | | | | 8DPSK max carrier frequ | ency stability <sup>(c)</sup> w <sub>0</sub> | - | -2.0 | - | ≤±10 for all blocks | kHz | | | | 8DPSK max carrier frequ | ency stability <sup>(c)</sup> w <sub>i</sub> | - | 0.0 | - | ≤±75 for all blocks | kHz | | | | 8DPSK max carrier frequency stability <sup>(c)</sup> I w <sub>0</sub> + w <sub>i</sub> I | | - | -2.0 | - | ≤±75 for all blocks | kHz | | | | | RMS DEVM | - | 6 | - | ≤20 | % | | | | π/4 DQPSK Modulation | 99% DEVM ≤0.3 | - | 100 | - | ≥99 | % | | | | Accuracy <sup>(c) (d)</sup> | Peak DEVM | - | 14 | - | ≤35 | % | | | | | RMS DEVM | - | 6 | - | ≤13 | % | | | | 8DPSK Modulation<br>Accuracy <sup>(c) (d)</sup> | 99% DEVM ≤0.2 | - | 100 | - | ≥99 | % | | | | Accorded to the second | Peak DEVM | - | 14 | - | ≤25 | % | | | | | F>F <sub>0</sub> +3MHz | - | -50 | - | ≤-40 | dBm | | | | | F <f<sub>0-3MHz</f<sub> | - | -50 | - | ≤-40 | dBm | | | | | F=F <sub>0</sub> -3MHz <sup>(e)</sup> | - | -40 | - | ≤-40 | dBm | | | | In-band spurious | F=F <sub>0</sub> -2MHz | - | -35 | - | ≤-20 | dBm | | | | emissions <sup>(e)</sup> | F=F <sub>0</sub> -1MHz | - | -34 | - | ≤-26 | dB | | | | | F=F <sub>0</sub> +1MHz | - | -29 | - | ≤-26 | dB | | | | | F=F <sub>0</sub> +2MHz | - | -26 | - | ≤-20 | dBm | | | | | F=F <sub>0</sub> +3MHz <sup>(e)</sup> | - | -36 | - | ≤-40 | dBm | | | | EDR Differential Phase E | ncoding | 99 | No Errors | - | ≥99 | % | | | | | | 1 | ı | | | | | | <sup>(</sup>a) BlueCore4-Audio Flash firmware maintains transmit power within Bluetooth v2.0+EDR specification limits <sup>(</sup>b) Class 2 RF transmit power range, Bluetooth v2.0+EDR specification <sup>(</sup>c) Measurements methods are in accordance with the Bluetooth v2.0 + EDR specification <sup>(</sup>d) Modulation accuracy utilises differential error vector magnitude (DEVM) with tracking of the frequency drift <sup>(</sup>e) The Bluetooth specification values are for 8DPSK. Up to three exceptions are allowed in the Bluetooth v2.0 + EDR specification ## 5.2.2 Receiver | Radio Characteristics | VDD = 1.8V | Temperature = -40°C | | | | | | |----------------------------------------------------|------------|---------------------|------|-----|----------------------------|------|--| | | Modulation | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | Sensitivity at 0.01%<br>BER <sup>(a)</sup> | π/4 DQPSK | - | -88 | - | ≤-70 | dBm | | | | 8DPSK | - | -80 | - | ≤-70 | dBm | | | Maximum received signal at 0.1% BER <sup>(a)</sup> | π/4 DQPSK | - | ≥-10 | - | ≥-20 | dBm | | | | 8DPSK | - | ≥-10 | - | ≥-20 | dBm | | <sup>(</sup>a) Measurements methods are in accordance with the Bluetooth v2.0 + EDR specification # 5.3 Temperature -25°C ## 5.3.1 Transmitter | Radio Characteristics VDD = 1.8V Temperature = -25°C | | | | | | | | | |------------------------------------------------------------------------------------------|----------------------------------------------|-----|-----------|-----|----------------------------|------|--|--| | | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | | Maximum RF transmit po | wer <sup>(a)</sup> | - | 5.0 | - | -6 to +4 <sup>(b)</sup> | dBm | | | | Relative transmit power(c | ) | - | -1.4 | - | -4 to +1 | dB | | | | $\pi$ /4 DQPSK max carrier fr $w_0$ | requency stability <sup>(c)</sup> | - | -3.0 | - | ≤±10 for all blocks | kHz | | | | $\pi$ /4 DQPSK max carrier fr $w_i$ | requency stability <sup>(c)</sup> | - | 0.0 | - | ≤±75 for all blocks | kHz | | | | $\pi/4$ DQPSK max carrier for $I w_0 + w_i I$ | requency stability <sup>(c)</sup> | - | -2.0 | - | ≤±75 for all blocks | kHz | | | | 8DPSK max carrier frequ | ency stability <sup>(c)</sup> w <sub>0</sub> | - | -2.0 | - | ≤±10 for all blocks | kHz | | | | 8DPSK max carrier frequ | ency stability <sup>(c)</sup> w <sub>i</sub> | - | 0.0 | - | ≤±75 for all blocks | kHz | | | | 8DPSK max carrier frequency stability <sup>(c)</sup> I w <sub>0</sub> + w <sub>i</sub> I | | - | -2.0 | - | ≤±75 for all blocks | kHz | | | | | RMS DEVM | - | 6.0 | - | ≤20 | % | | | | π/4 DQPSK Modulation | 99% DEVM ≤0.3 | - | 100 | - | ≥99 | % | | | | Accuracy <sup>(c) (d)</sup> | Peak DEVM | - | 14.0 | - | ≤35 | % | | | | | RMS DEVM | - | 6.0 | - | ≤13 | % | | | | 8DPSK Modulation<br>Accuracy <sup>(c) (d)</sup> | 99% DEVM ≤0.2 | - | 100 | - | ≥99 | % | | | | 7.todardoy (7.c.) | Peak DEVM | - | 14.0 | - | ≤25 | % | | | | | F>F <sub>0</sub> +3MHz | - | -50 | - | ≤-40 | dBm | | | | | F <f<sub>0-3MHz</f<sub> | - | -50 | - | ≤-40 | dBm | | | | | F=F <sub>0</sub> -3MHz | - | -45 | - | ≤-40 | dBm | | | | In-band spurious | F=F <sub>0</sub> -2MHz | - | -38 | - | ≤-20 | dBm | | | | emissions <sup>(e)</sup> | F=F <sub>0</sub> -1MHz | - | -34 | - | ≤-26 | dB | | | | | F=F <sub>0</sub> +1MHz | - | -32 | - | ≤-26 | dB | | | | | F=F <sub>0</sub> +2MHz | - | -28 | - | ≤-20 | dBm | | | | | F=F <sub>0</sub> +3MHz <sup>(e)</sup> | - | -36 | - | ≤-40 | dBm | | | | EDR Differential Phase E | incoding | 99 | No Errors | - | ≥99 | % | | | | | | I. | I | l | | | | | <sup>(</sup>a) BlueCore4-Audio Flash firmware maintains transmit power within Bluetooth v2.0 + EDR specification limits <sup>(</sup>b) Class 2 RF transmit power range, Bluetooth v2.0 + EDR specification <sup>(</sup>c) Measurements methods are in accordance with the Bluetooth v2.0 + EDR specification <sup>(</sup>d) Modulation accuracy utilises differential error vector magnitude (DEVM) with tracking of the frequency drift <sup>(</sup>e) The Bluetooth specification values are for D8PSK. Up to three exceptions are allowed in the Bluetooth v2.0 + EDR specification ## 5.3.2 Receiver | Radio Characteristics | VDD = 1.8V | Temperature = -25°C | | | | | | |----------------------------------------------------|------------|---------------------|------|-----|----------------------------|------|--| | | Modulation | Min | Тур | Max | Bluetooth<br>Specification | Unit | | | Sensitivity at 0.01%<br>BER <sup>(a)</sup> | π/4 DQPSK | - | -87 | - | ≤-70 | dBm | | | | 8DPSK | - | -80 | - | ≤-70 | dBm | | | Maximum received signal at 0.1% BER <sup>(a)</sup> | π/4 DQPSK | - | ≥-10 | - | ≥-20 | dBm | | | | 8DPSK | - | ≥-10 | - | ≥-20 | dBm | | <sup>(</sup>a) Measurements methods are in accordance with the Bluetooth v2.0 + EDR specification # 5.4 Temperature +85°C ## 5.4.1 Transmitter | Radio Characteristics VDD = 1.8V Temperature = +85°C | | | | | | | |------------------------------------------------------------------------------------------|----------------------------------------------|-----|------------|-----|----------------------------|------| | | | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Maximum RF transmit power <sup>(a)</sup> | | - | 3.5 | - | -6 to +4 <sup>(b)</sup> | dBm | | Relative transmit power(c | ·) | - | -1.2 | - | -4 to +1 | dB | | $\pi$ /4 DQPSK max carrier fr $w_0$ | requency stability <sup>(c)</sup> | - | 1.0 | - | ≤±10 for all blocks | kHz | | $\pi$ /4 DQPSK max carrier fr $w_i$ | requency stability <sup>(c)</sup> | - | 1.0 | - | ≤±75 for all blocks | kHz | | $\pi$ /4 DQPSK max carrier fill $w_0$ + $w_i$ I | requency stability <sup>(c)</sup> | - | -1.0 | - | ≤±75 for all blocks | kHZ | | 8DPSK max carrier frequ | ency stability <sup>(c)</sup> w <sub>0</sub> | - | 2.0 | - | ≤±10 for all blocks | kHZ | | 8DPSK max carrier frequ | ency stability <sup>(c)</sup> w <sub>i</sub> | - | 1.0 | - | ≤±75 for all blocks | kHZ | | 8DPSK max carrier frequency stability <sup>(c)</sup> I w <sub>0</sub> + w <sub>i</sub> I | | - | -1.0 | - | ≤±75 for all blocks | kHZ | | | RMS DEVM | - | 6 | - | ≤20 | % | | π/4 DQPSK Modulation<br>Accuracy <sup>(c)</sup> (d) | 99% DEVM ≤0.3 | 99 | 100 | - | ≥99 | % | | 7.todardoy ( 7 ( 7 | Peak DEVM | - | 15 | - | ≤35 | % | | | RMS DEVM | - | 6 | - | ≤13 | % | | 8DPSK Modulation<br>Accuracy <sup>(c) (d)</sup> | 99% DEVM ≤0.2 | - | 100 | - | ≥99 | % | | 7.todardoy ( 7 ( 7 | Peak DEVM | - | 16 | - | ≤25 | % | | | F>F <sub>0</sub> +3MHz | - | -50 | - | ≤-40 | dBm | | | F <f<sub>0-3MHz</f<sub> | - | -50 | - | ≤-40 | dBm | | | F=F <sub>0</sub> -3MHz | - | -50 | - | ≤-40 | dBm | | In-band spurious | F=F <sub>0</sub> -2MHz | - | -44 | - | ≤-20 | dBm | | emissions <sup>(e)</sup> | F=F <sub>0</sub> -1MHz | - | -38 | - | ≤-26 | dB | | | F=F <sub>0</sub> +1MHz | - | -32 | - | ≤-26 | dB | | | F=F <sub>0</sub> +2MHz | - | -34 | - | ≤-20 | dBm | | | F=F <sub>0</sub> +3MHz <sup>(e)</sup> | - | -40 | - | ≤-40 | dBm | | EDR Differential Phase E | incoding | 99 | No Errors | - | ≥99 | % | | EDK Dilletetiliat Phase E | ricouling | 99 | INO EITOIS | - | <b>≥</b> ∀∀ | | <sup>(</sup>a) BlueCore4-Audio Flash firmware maintains transmit power within Bluetooth v2.0 + EDR specification limits <sup>(</sup>b) Class 2 RF transmit power range, Bluetooth v2.0 + EDR specification <sup>(</sup>c) Measurements methods are in accordance with the Bluetooth v2.0 + EDR specification <sup>(</sup>d) Modulation accuracy utilises differential error vector magnitude (DEVM) with tracking of the frequency drift <sup>(</sup>e) The Bluetooth specification values are for 8DPSK. Up to three exceptions are allowed in the Bluetooth v2.0 + EDR specification ## 5.4.2 Receiver | Radio Characteristics | VDD = 1.8V | Temperature = +85°C | | | | | |-----------------------------------|------------|---------------------|------|-----|----------------------------|------| | | Modulation | Min | Тур | Max | Bluetooth<br>Specification | Unit | | Sensitivity at 0.01% | π/4 DQPSK | - | -84 | - | ≤-70 | dBm | | BER <sup>(a)</sup> | 8DPSK | - | -76 | - | ≤-70 | dBm | | Maximum received | π/4 DQPSK | - | ≥-10 | - | ≥-20 | dBm | | signal at 0.1% BER <sup>(a)</sup> | 8DPSK | - | ≥-10 | - | ≥-20 | dBm | <sup>(</sup>a) Measurements methods are in accordance with the Bluetooth v2.0 + EDR specification # 6 Device Diagram Figure 6.1: BlueCore4-Audio Flash Device Diagram # 7 Description of Functional Blocks ### 7.1 RF Receiver The receiver features a near-zero *Intermediate Frequency* (IF) architecture that allows the channel filters to be integrated onto the die. Sufficient out-of-band blocking specification at the *Low Noise Amplifier* (LNA) input allows the radio to be used in close proximity to *Global System for Mobile Communications* (GSM) and *Wideband Code Division Multiple Access* (W-CDMA) cellular phone transmitters without being desensitised. The use of a digital *Frequency Shift Keying* (FSK) discriminator means that no discriminator tank is needed and its excellent performance in the presence of noise allows BlueCore4-Audio Flash to exceed the Bluetooth requirements for co-channel and adjacent channel rejection. For EDR, an ADC is used to digitise the IF received signal. ## 7.1.1 Low Noise Amplifier The LNA can be configured to operate in single-ended or differential mode. Single-ended mode is used for Class 1 Bluetooth operation; differential mode is used for Class 2 operation. ## 7.1.2 Analogue to Digital Converter The Analogue to Digital Converter (ADC) is used to implement fast Automatic Gain Control (AGC). The ADC samples the Received Signal Strength Indicator (RSSI) voltage on a slot-by-slot basis. The front-end LNA gain is changed according to the measured RSSI value, keeping the first mixer input signal within a limited range. This improves the dynamic range of the receiver, improving performance in interference limited environments. ### 7.2 RF Transmitter ### 7.2.1 IQ Modulator The transmitter features a direct IQ modulator to minimise the frequency drift during a transmit timeslot, which results in a controlled modulation index. Digital baseband transmit circuitry provides the required spectral shaping. ## 7.2.2 Power Amplifier The internal *Power Amplifier* (PA) has a maximum output power of +6dBm. This allows BlueCore4-Audio Flash to be used in Class 2 and Class 3 radios without an external RF PA. Support for transmit power control allows a simple implementation for Class 1 with an external RF PA. ### 7.3 RF Synthesiser The radio synthesiser is fully integrated onto the die with no requirement for an external *Voltage Controlled Oscillator* (VCO) screening can, varactor tuning diodes, LC resonators or loop filter. The synthesiser is guaranteed to lock in sufficient time across the guaranteed temperature range to meet the Bluetooth v2.0 + EDR specification. ## 7.4 Switch-Mode Regulator BlueCore4-Audio Flash contains a high efficiency step-down switch mode 1.8V regulator, which can be used to power the complete chip from a single Lithium Ion/Polymer battery (or other external voltage source). The circuit has only two external passive filter components and has an internal PID feedback for very low supply ripple. ### 7.5 Linear Regulator As an alternative, BlueCore4-Audio Flash also contains a 1.8V linear regulator which can be used to power the complete chip. This is less efficient than the switch-mode regulator, but requires less space for external components and can run at lower input voltages. If the switch mode regulator is used to power the chip, the linear regulator can be used to provide an internal low noise bias circuit for a microphone. ### 7.6 Battery Charger BlueCore4-Audio Flash contains a fully integrated battery charger circuit, suitable for charging a Lithium lon/Polymer battery. The circuit requires no external components. ### 7.7 Clock Input and Generation The reference clock for the system is generated from a TCXO or crystal input between 8MHz and 40MHz. All internal reference clocks are generated using a phase locked loop, which is locked to the external reference frequency. ## 7.8 Baseband and Logic ## 7.8.1 Memory Management Unit The Memory Management Unit (MMU) provides a number of dynamically allocated ring buffers that hold the data that is in transit between the host and the air. The dynamic allocation of memory ensures efficient use of the available Random Access Memory (RAM) and is performed by a hardware MMU to minimise the overheads on the processor during data/voice transfers. ### 7.8.2 Burst Mode Controller During radio transmission the *Burst Mode Controller* (BMC) constructs a packet from header information previously loaded into memory-mapped registers by the software and payload data/voice taken from the appropriate ring buffer in the RAM. During radio reception, the BMC stores the packet header in memory-mapped registers and the payload data in the appropriate ring buffer in RAM. This architecture minimises the intervention required by the processor during transmission and reception. ## 7.8.3 Physical Layer Hardware Engine DSP Dedicated logic is used to perform the following: - Forward error correction - Header error control - Cyclic redundancy check - Encryption - Data whitening - Access code correlation - Audio transcoding The following voice data translations and operations are performed by firmware: - A-law/μ-law/linear voice data (from host) - A-law/μ-law/Continuously Variable Slope Delta (CVSD) (over the air) - Voice interpolation for lost packets - Rate mismatches The hardware supports all optional and mandatory features of Bluetooth v2.0 + EDR including AFH and eSCO. ### 7.8.4 System RAM 48KB of on-chip RAM is provided to support the RISC MCU and is shared between the ring buffers used to hold voice/data for each active connection and the general purpose memory required by the Bluetooth stack. ## 7.8.5 Flash Memory (6Mbit) 6Mbits of internal Flash is available on BlueCore4-Audio Flash. The Flash memory is provided for system firmware. There are three pads for testing the Flash memory, these should not be connected. ### 7.8.6 USB This is a full speed Universal Serial Bus (USB) interface for communicating with other compatible digital devices. BlueCore4-Audio Flash acts as a USB peripheral, responding to requests from a master host controller such as a PC. ### 7.8.7 Synchronous Serial Interface This is a synchronous serial port interface (SPI) for interfacing with other digital devices. The SPI port can be used for system debugging. It can also be used for programming the Flash memory. ### 7.8.8 **UART** This is a standard *Universal Asynchronous Receiver Transmitter* (UART) interface for communicating with other serial devices. ### 7.9 Microcontroller The *microcontroller unit* (MCU), interrupt controller and event timer run the Bluetooth software stack and control the radio and host interfaces. A 16-bit reduced instruction set computer (RISC) microcontroller is used for low power consumption and efficient use of memory. ## 7.9.1 Programmable I/O BlueCore4-Audio Flash has a total of 15 (12 digital and 3 analogue) programmable I/O terminals. These are controlled by firmware running on the device. ### 7.9.2 PCM Interface The audio PCM interface supports continuous transmission and reception of PCM encoded voice data over Bluetooth. It also contains support for PCM master CODECs that require an external system clock. The interface shares the same pins as the digital audio interface. ### 7.9.3 Audio CODEC BlueCore4-Audio Flash has a 15-bit Audio CODEC that has a 8kHz sampling frequency. This has been designed for use in voice applications such as headsets and hands-free kits. The CODEC has integrated input/output amplifiers capable of driving a microphone and speaker with minimum external components. ### 7.9.4 LED Driver Two LED output pads are provided to control LED indicators. The pads are open drain pull-downs, controlled by firmware running on the device. LED[0] is hard wired to indicate battery charging, but this feature can be overridden in firmware. # 8 Device Terminal Descriptions ### 8.1 RF Ports The BlueCore4-Audio Flash RF\_IN terminal can be configured as either a single-ended or differential input. The operational mode is determined by setting PSKEY\_TXRX\_PIO\_CONTROL (0x20). ## 8.1.1 RF P and RF N RF\_P and RF\_N form a complementary balanced pair. On transmit, their outputs are combined using a balun into the single-ended output required for the antenna. Similarly, on receive, their input signals are combined internally. Both terminals present similar complex impedances that require matching networks between them and the balun. Starting from the substrate (chip) side, the outputs can each be modelled as an ideal current source in parallel with a lossy resistance and a capacitor. The bond wire can be represented as series inductance. Figure 8.1: Circuit RF\_P and RF\_N ## 8.1.2 Single-Ended Input This is the single-ended RF input from the antenna. The input presents a complex impedance that requires a matching network between the terminal and the antenna. Starting from the substrate (chip) side, the input can be modelled as a lossy capacitor with the bond wire to the ball grid represented as a series inductance. The terminal is DC blocked. The DC level must not exceed (VSS\_RADIO -0.3V to VDD\_RADIO + 0.3V). ## 8.1.3 Transmit RF Power Control for Class 1 Applications (TX PWR) An 8-bit voltage DAC (AUX\_DAC) is used to control the amplification level of the external PA for Class 1 operation. The DAC output is derived from the on-chip band gap and is virtually independent of temperature and supply voltage. The output voltage is given by: $$V_{DAC} = MIN \left( \left( 3.3v \times \frac{CNTRL\_WORD}{255} \right), \left( VDD\_PIO - 0.3v \right) \right)$$ Equation 8.1: Output Voltage with Load Current ≤ 10mA for a load current ≤10mA (sourced from the device). or $$V_{DAC} = MIN \left( 3.3v \times \frac{CNTRL\_WORD}{255} \right), VDD\_PIO$$ **Equation 8.2: Output Voltage with No Load Current** for no load current. BlueCore4-Audio Flash enables the external PA only when transmitting. Before transmitting, the chip normally ramps up the power to the internal PA, then it ramps it down again afterwards. However, if a suitable external PA is used, it may be possible to ramp the power externally by driving the TX PWR pin on the PA from AUX DAC. **Equation 8.3: Internal Power Ramping** PSKEY\_TX\_GAINRAMP (0x1d), is used to control the delay (in units of $\mu$ s) between the end of the transmit power ramp and the start of modulation. In this period the carrier is transmitted, which gives the transmit circuitry time to fully settle to the correct frequency. Bits[15:8] define a delay, tcarrier, (in units of $\mu$ s) between the end of the transmit power ramp and the start of modulation. In this period the carrier is transmitted, which aids interoperability with some other vendor equipment which is not strictly Bluetooth compliant. ### 8.1.4 Control of External RF Components TXRX\_PIO\_CONTROL (0x209) is used to control external RF components such as a switch, an external PA or an external LNA. PIO[0], PIO[1] and the AUX\_DAC can be used for this purpose, as Table 8.1 indicates. | TXRX_PIO_CONTROL Value | AUX_DAC Use | |------------------------|-------------------------------------------------------------------------------------------------------------------------| | 0 | PIO[0], PIO[1], AUX_DAC not used to control RF. Power ramping is internal. | | 1 | PIO[0] is high during RX, PIO[1] is high during TX. AUX_DAC not used. Power ramping is internal. | | 2 | PIO[0] is high during RX, PIO[1] is high during TX. AUX_DAC used to set gain of external PA. Power ramping is external. | | 3 | PIO[0] is low during RX, PIO[1] is low during TX. AUX_DAC used to set gain of external PA. Power ramping is external. | | 4 | PIO[0] is high during RX, PIO[1] is high during TX. AUX_DAC used to set gain of external PA. Power ramping is internal. | Table 8.1: TXRX\_PIO\_CONTROL Values ## 8.2 External Reference Clock Input (XTAL\_IN) The BlueCore4-Audio Flash RF local oscillator and internal digital clocks are derived from the reference clock at the BlueCore4-Audio Flash XTAL\_IN input. This reference may be either an external clock or from a crystal connected between XTAL\_IN and XTAL\_OUT. The crystal mode is described in section 8.3. ### 8.2.1 External Mode BlueCore4-Audio Flash can be configured to accept an external reference clock from another device (such as TCXO) at XTAL\_IN by connecting XTAL\_OUT to ground. The external clock can be either a digital level square wave or sinusoidal, and this may be directly coupled to XTAL\_IN without the need for additional components. If the peaks of the reference clock are below VSS\_ANA or above VDD\_ANA, it must be driven through a DC blocking capacitor (approximately 33pF) connected to XTAL\_IN. A digital level reference clock gives superior noise immunity, as the high slew rate clock edges have lower voltage to phase conversion. The external clock signal should meet the specifications in Table 8.2: | | Min | Тур | Max | |--------------------------------|-------------|-------|----------------| | Frequency <sup>(a)</sup> | 7.5MHz | 16MHz | 40MHz | | Duty cycle | 20:80 | 50:50 | 80:20 | | Edge Jitter (At Zero Crossing) | - | - | 15ps rms | | Signal Level | 400mV pk-pk | - | VDD_ANA(b) (c) | **Table 8.2: External Clock Specifications** - (a) The frequency should be an integer multiple of 250kHz except for the CDMA/3G frequencies - (b) VDD ANA is 1.8V nominal - (c) If the external clock is driven through a DC blocking capacitor, then maximum allowable amplitude is reduced from VDD\_ANA to 800mV pk-pk ### 8.2.2 XTAL\_IN Impedance in External Mode The impedance of the XTAL\_IN will not change significantly between operating modes, typically 10fF. When transitioning from Deep Sleep to an active state a spike of up to 1pC may be measured. For this reason it is recommended that a buffered clock input be used. ## 8.2.3 Clock Timing Accuracy As Figure 8.2 indicates, the 250ppm timing accuracy on the external clock is required 7ms after the assertion of the system clock request line. This is to guarantee that the firmware can maintain timing accuracy in accordance with the Bluetooth v2.0 + EDR specification. Radio activity may occur after 11ms, therefore, at this point the timing accuracy of the external clock source must be within 20ppm. Figure 8.2: TCXO Clock Accuracy ## 8.2.4 Clock Start-Up Delay BlueCore4-Audio Flash hardware incorporates an automatic delay after the assertion of the system clock request signal before running firmware. By default, the delay is 5 low-power oscillator (LPO) cycles. At a nominal LPO frequency of 1 kHz, this equates to 5 ms. This is suitable for most applications using an external clock source. However, there may be scenarios where the clock cannot be guaranteed to either exist or be stable after this period. Under these conditions, BlueCore4-Audio Flash provides a function that alters the system clock request signal to the period stored in PSKEY\_CLOCK\_STARTUP\_DELAY. This value is in units of LPO cycles from 1 to 31. Setting the key to zero gives a delay of 5 cycles, the default value. The nominal frequency of the internal LPO is 1 kHz, however, the value varies somewhat between chips, so care should be taken to pick a suitable value. If an external slow clock at 32 kHz is supplied, this is divided by 32 before use. This PS Key allows the designer to optimise a system where clock latencies may be longer than 5ms while still keeping the current consumption of BlueCore4-Audio Flash as low as possible. BlueCore4-Audio Flash consumes about 2mA of current for the duration of PSKEY\_CLOCK\_STARTUP\_DELAY before activating the firmware. ## 8.2.5 Input Frequencies and PS Key Settings BlueCore4-Audio Flash should be configured to operate with the chosen reference frequency. This is accomplished by setting PSKEY\_ANA\_FREQ (0x1fe) for all frequencies with an integer multiple of 250kHz. The input frequency default setting in BlueCore4-Audio Flash is 26MHz. The following CDMA/3G TCXO frequencies are also catered for: 7.68, 14.4, 15.36, 16.2, 16.8, 19.2, 19.44, 19.68, 19.8 and 38.4MHz. | Reference Crystal Frequency (MHz) | PSKEY_ANA_FREQ (0x1fe) (Units of 1kHz) | | |-----------------------------------|----------------------------------------|--| | 7.68 | 7680 | | | 14.40 | 14400 | | | 15.36 | 15360 | | | 16.20 | 16200 | | | 16.80 | 16800 | | | 19.20 | 19200 | | | 19.44 | 19440 | | | 19.68 | 19680 | | | 19.80 | 19800 | | | 38.40 | 38400 | | | n x 250kHz | - | | | +26.00 Default | 26000 | | Table 8.3: PS Key Values for CDMA/3G Phone TCXO Frequencies ## 8.3 Crystal Oscillator (XTAL\_IN, XTAL\_OUT) This section describes the crystal mode. See section 8.2 for the description of the external reference clock mode. ### 8.3.1 XTAL Mode BlueCore4-Audio Flash contains a crystal driver circuit. This operates with an external crystal and capacitors to form a Pierce oscillator. Figure 8.3: Crystal Driver Circuit Figure 8.4 shows an electrical equivalent circuit for a crystal. The crystal appears inductive near its resonant frequency. It forms a resonant circuit with its load capacitors. Figure 8.4: Crystal Equivalent Circuit The resonant frequency may be trimmed with the crystal load capacitance. BlueCore4-Audio Flash contains variable internal capacitors to provide a fine trim. | | Min | Тур | Max | |-------------------|------|-----------|-------| | Frequency | 8MHz | 26MHz | 32MHz | | Initial Tolerance | - | ±25ppm | - | | Pullability | - | ±20ppm/pF | - | **Table 8.4: Crystal Specification** The BlueCore4-Audio Flash driver circuit is a transconductance amplifier. A voltage at XTAL\_IN generates a current at XTAL\_OUT. The value of transconductance is variable and may be set for optimum performance. ## 8.3.2 Load Capacitance For resonance at the correct frequency the crystal should be loaded with its specified load capacitance, which is defined for the crystal. This is the total capacitance across the crystal viewed from its terminals. BlueCore4-Audio Flash provides some of this load with the capacitors $C_{trim}$ and $C_{int}$ . The remainder should be from the external capacitors labelled $C_{t1}$ and $C_{t2}$ . $C_{t1}$ should be three times the value of $C_{t2}$ for best noise performance. This maximises the signal swing, hence, slew rate at XTAL\_IN (to which all on-chip clocks are referred). Crystal load capacitance, $C_{l}$ is calculated with Equation 8.4: $$C_{I} = C_{int} + \frac{C_{trim}}{2} + \frac{C_{t1} \cdot C_{t2}}{C_{t1} + C_{t2}}$$ **Equation 8.4: Load Capacitance** ### Where: C<sub>trim</sub> = 3.4pF nominal (mid-range setting) $$C_{int} = 1.5pF$$ ### Note: $C_{\text{int}}$ does not include the crystal internal self capacitance; it is the driver self capacitance. ## 8.3.3 Frequency Trim BlueCore4-Audio Flash enables frequency adjustments to be made. This feature is typically used to remove initial tolerance frequency errors associated with the crystal. Frequency trim is achieved by adjusting the crystal load capacitance with on-chip trim capacitors, $C_{trim}$ . The value of $C_{trim}$ is set by a 6-bit word in PSKEY\_ANA\_FTRIM (0x1f6). Its value is calculated thus: $$C_{trim} = 110 \text{fF} \times \text{PSKEY\_ANA\_FTRIM}$$ ### **Equation 8.5: Trim Capacitance** There are two $C_{trim}$ capacitors, which are both connected to ground. When viewed from the crystal terminals, they appear in series so each least significant bit (LSB) increment of frequency trim presents a load across the crystal of 55fF. The frequency trim is described by Equation 8.6. $$\frac{\Delta(F_X)}{F_X} = \text{pullability} \times 55 \times 10^{-3} (\text{ppm/LSB})$$ ## **Equation 8.6: Frequency Trim** Where Fx is the crystal frequency and pullability is a crystal parameter with units of ppm/pF. Total trim range is 63 times the value above. If not specified, the pullability of a crystal may be calculated from its motional capacitance with Equation 8.7. $$\frac{\partial \left( F_{X} \right)}{\partial \left( C \right)} = F_{X_{\bullet}} \frac{C_{m}}{2 \left( C_{l} + C_{0} \right)^{2}}$$ ## **Equation 8.7: Pullability** ### Where: C<sub>0</sub> = Crystal self capacitance (shunt capacitance) C<sub>m</sub> = Crystal motional capacitance (series branch capacitance in crystal model). See Figure 8.4. ### Note: It is a Bluetooth requirement that the frequency is always within ±20ppm. The trim range should be sufficient to pull the crystal within ±5ppm of the exact frequency. This leaves a margin of ±15ppm for frequency drift with ageing and temperature. A crystal with an ageing and temperature drift specification of better than ±15ppm is required. ### 8.3.4 Transconductance Driver Model The crystal and its load capacitors should be viewed as a transimpedance element, whereby a current applied to one terminal generates a voltage at the other. The transconductance amplifier in BlueCore4-Audio Flash uses the voltage at its input, XTAL\_IN, to generate a current at its output, XTAL\_OUT. Therefore, the circuit will oscillate if the transconductance, transimpedance product is greater than unity. For sufficient oscillation amplitude, the product should be greater than three. The transconductance required for oscillation is defined by the relationship shown in Equation 8.8: $$g_{m} > \frac{3(2\pi F_{x})^{2} R_{m} ((C_{0} + C_{int})(C_{t1} + C_{t2} + C_{trim}) + (C_{t1} + C_{trim})(C_{t2} + C_{trim}))^{2}}{(C_{t1} + C_{trim})(C_{t2} + C_{trim})}$$ **Equation 8.8: Transconductance Required for Oscillation** BlueCore4-Audio Flash guarantees a transconductance value of at least 2mA/V at maximum drive level. #### Notes: More drive strength is required for higher frequency crystals, higher loss crystals (larger $R_m$ ) or higher capacitance loading. Optimum drive level is attained when the level at XTAL\_IN is approximately 1V pk-pk. The drive level is determined by the crystal driver transconductance, by setting PSKEY\_XTAL\_LVL (0x241). ## 8.3.5 Negative Resistance Model An alternative representation of the crystal and its load capacitors is a frequency dependent resistive element. The driver amplifier may be considered as a circuit that provides negative resistance. For oscillation, the value of the negative resistance must be greater than that of the crystal circuit equivalent resistance. Although the BlueCore4-Audio Flash crystal driver circuit is based on a transimpedance amplifier, an equivalent negative resistance may be calculated for it with the following formula in Equation 8.9: $$R_{neg} > \frac{\left(\!C_{t1} + C_{trim}\right) \left(\!C_{t2} + C_{trim}\right)}{g_{m} \left(\!2\pi F_{X}\right)^{\!2} \left(\!\left(\!C_{0} + C_{int}\right) \left(\!C_{t1} + C_{t2} + 2C_{trim}\right) + \left(\!C_{t1} + C_{trim}\right) \left(\!C_{t2} + C_{trim}\right)\!\right)^{\!2}}$$ **Equation 8.9: Equivalent Negative Resistance** This formula shows the negative resistance of the BlueCore4-Audio Flash driver as a function of its drive strength. The value of the driver negative resistance may be easily measured by placing an additional resistance in series with the crystal. The maximum value of this resistor (oscillation occurs) is the equivalent negative resistance of the oscillator. ## 8.3.6 Crystal PS Key Settings See tables in section 8.2.5. ## 8.3.7 Crystal Oscillator Characteristics Figure 8.5: Crystal Load Capacitance and Series Resistance Limits with Crystal Frequency ### Note: Graph shows results for BlueCore4-Audio Flash crystal driver at maximum drive level. ### Conditions: $C_{trim}$ = 3.4pF centre value Crystal $C_0 = 2pF$ Transconductance setting = 2mA/V Loop gain = 3 $C_{t1}/C_{t2}=3$ Figure 8.6: Crystal Driver Transconductance vs. Driver Level Register Setting ### Note: Drive level is set by PSKEY\_XTAL\_LVL (0x241). Figure 8.7: Crystal Driver Negative Resistance as a Function of Drive Level Setting ### Crystal parameters: Crystal frequency 16MHz (refer to your software build release note for supported frequencies). Crystal $C_0 = 0.75 pF$ ### Circuit parameters: $C_{trim}$ = 8pF, maximum value $C_{t1}$ , $C_{t2}$ = 5pF (3.9pF plus 1.1 pF stray) (Crystal total load capacitance 8.5pF) ### Note: This is for a specific crystal and load capacitance. ### 8.4 UART Interface This is a standard Universal Asynchronous Receiver Transmitter (UART) interface for communicating with other serial devices BlueCore4-Audio Flash UART interface provides a simple mechanism for communicating with other serial devices using the RS232 protocol.<sup>(1)</sup> Figure 8.8: Universal Asynchronous Receiver Four signals are used to implement the UART function, as shown in Figure 8.8. When BlueCore4-Audio Flash is connected to another digital device, UART\_RX and UART\_TX transfer data between the two devices. The remaining two signals, UART\_CTS and UART\_RTS, can be used to implement RS232 hardware flow control where both are active low indicators. All UART connections are implemented using CMOS technology and have signalling levels of 0V and VDD\_USB. UART configuration parameters, such as data rate and packet format, are set using BlueCore4-Audio Flash software. ### Note: In order to communicate with the UART at its maximum data rate using a standard PC, an accelerated serial port adapter card is required for the PC. | Parameter | | Possible Values | | |---------------------|------------|------------------------|--| | | Minimum | 1200 bits/s (≤2%Error) | | | Data Rate | Willimiani | 9600 bits/s (≤1%Error) | | | | Maximum | 3M bit/s (≤1%Error) | | | Flow Control | <u>.</u> | RTS/CTS or None | | | Parity | | None, Odd or Even | | | Number of Stop Bits | | 1 or 2 | | | Bits per Channel | | 8 | | **Table 8.5: Possible UART Settings** The UART interface is capable of resetting BlueCore4-Audio Flash upon reception of a break signal. A break is identified by a continuous logic low (0V) on the UART\_RX terminal, as shown in Figure 8.9. If $t_{BRK}$ is longer than the value, defined by PSKEY\_HOST\_IO\_UART\_RESET\_TIMEOUT, (0x1a4), a reset will occur. This feature allows a host to initialise the system to a known state. Also, BlueCore4-Audio Flash can emit a break character that may be used to wake the host. <sup>(1)</sup> Uses RS232 protocol, but voltage levels are 0V to VDD\_USB (requires external RS232 transceiver chip). Figure 8.9: Break Signal ### Note: The DFU boot loader must be loaded into the Flash device before the UART or USB interfaces can be used. This initial flash programming can be done via the SPI. Table 8.6 shows a list of commonly used data rates and their associated values for PSKEY\_UART\_BAUD\_RATE (0x204). There is no requirement to use these standard values. Any data rate within the supported range can be set in the PS Key according to the formula in Equation 8.10. Data Rate = $$\frac{PSKEY\_UART\_BAUDRATE}{0.004096}$$ **Equation 8.10: Data Rate** | Data Bata (hita/a) | Persistent S | Store Value | F | |--------------------|--------------|-------------|--------| | Data Rate (bits/s) | Hex | Dec | Error | | 1200 | 0x0005 | 5 | 1.73% | | 2400 | 0x000a | 10 | 1.73% | | 4800 | 0x0014 | 20 | 1.73% | | 9600 | 0x0027 | 39 | -0.82% | | 19200 | 0x004f | 79 | 0.45% | | 38400 | 0x009d | 157 | -0.18% | | 57600 | 0x00ec | 236 | 0.03% | | 76800 | 0x013b | 315 | 0.14% | | 115200 | 0x01d8 | 472 | 0.03% | | 230400 | 0x03b0 | 944 | 0.03% | | 460800 | 0x075f | 1887 | -0.02% | | 921600 | 0x0ebf | 3775 | 0.00% | | 1382400 | 0x161e | 5662 | -0.01% | | 1843200 | 0x1d7e | 7550 | 0.00% | | 2764800 | 0x2c3d | 11325 | 0.00% | **Table 8.6: Standard Data Rates** ## 8.4.1 UART Bypass Figure 8.10: UART Bypass Architecture ## 8.4.2 UART Configuration While RESET is Active The UART interface for BlueCore4-Audio Flash while the chip is being held in reset is tri-state. This will allow the user to daisy chain devices onto the physical UART bus. The constraint on this method is that any devices connected to this bus must tri-state when BlueCore4-Audio Flash reset is de-asserted and the firmware begins to run. ## 8.4.3 UART Bypass Mode Alternatively, for devices that do not tri-state the UART bus, the UART bypass mode on BlueCore4-Audio Flash can be used. The default state of BlueCore4-Audio Flash after reset is de-asserted; this is for the host UART bus to be connected to the BlueCore4-Audio Flash UART, thereby allowing communication to BlueCore4-Audio Flash via the UART. All UART bypass mode connections are implemented using CMOS technology and have signalling levels of 0V and VDD\_PADS.<sup>(1)</sup> In order to apply the UART bypass mode, a BCCMD command will be issued to BlueCore4-Audio Flash. Upon this issue, it will switch the bypass to PIO[7:4] as Figure 8.10 indicates. Once the bypass mode has been invoked, BlueCore4-Audio Flash will enter the Deep Sleep state indefinitely. In order to re-establish communication with BlueCore4-Audio Flash, the chip must be reset so that the default configuration takes effect. It is important for the host to ensure a clean Bluetooth disconnection of any active links before the bypass mode is invoked. Therefore, it is not possible to have active Bluetooth links while operating the bypass mode. ### 8.4.4 Current Consumption in UART Bypass Mode The current consumption for a device in UART bypass mode is equal to the values quoted for a device in standby mode. <sup>(1)</sup> The range of the signalling level for the standard UART described in section 8.4 and the UART bypass may differ between CSR BlueCore devices, as the power supply configurations are chip dependent. For BlueCore4-Audio Flash, the standard UART is supplied by VDD\_USB, so has signalling levels of 0V and VDD\_USB. Whereas in the UART bypass mode, the signals appear on PIO[4:7] which are supplied by VDD\_PADS, therefore the signalling levels are 0V and VDD\_PADS. ### 8.5 USB Interface This is a full speed (12Mbits/s) Universal Serial Bus (USB) interface for communicating with other compatible digital devices. BlueCore4-Audio Flash acts as a USB peripheral, responding to requests from a master host controller such as a PC. The USB interface is capable of driving a USB cable directly. No external USB transceiver is required. The device operates as a USB peripheral, responding to requests from a master host controller such as a PC. Both the OHCI and the UHCI standards are supported. The set of USB endpoints implemented can behave as specified in the USB section of the Bluetooth specification v2.0+EDR or alternatively can appear as a set of endpoints appropriate to USB audio devices such as speakers. As USB is a master/slave oriented system (in common with other USB peripherals), BlueCore4-Audio Flash only supports USB Slave operation. ### 8.5.1 USB Data Connections The USB data lines emerge as pins USB\_DP and USB\_DN. These terminals are connected to the internal USB I/O buffers of the BlueCore4-Audio Flash, therefore, have a low output impedance. To match the connection to the characteristic impedance of the USB cable, resistors must be placed in series with USB\_DP/USB\_DN and the cable. ## 8.5.2 USB Pull-Up Resistor BlueCore4-Audio Flash features an internal USB pull-up resistor. This pulls the USB\_DP pin weakly high when BlueCore4-Audio Flash is ready to enumerate. It signals to the PC that it is a full speed (12Mbits/s) USB device. The USB internal pull-up is implemented as a current source, and is compliant with section 7.1.5 of the USB specification v1.2. The internal pull-up pulls USB\_DP high to at least 2.8V when loaded with a $15k\Omega\pm5\%$ pull-down resistor (in the hub/host) when VDD\_PADS = 3.1V. This presents a Thevenin resistance to the host of at least $900\Omega$ . Alternatively, an external $1.5k\Omega$ pull-up resistor can be placed between a PIO line and D+ on the USB cable. The firmware must be alerted to which mode is used by setting PSKEY\_USB\_PIO\_PULLUP appropriately. The default setting uses the internal pull-up resistor. # 8.5.3 USB Power Supply The USB specification dictates that the minimum output high voltage for USB data lines is 2.8V. To safely meet the USB specification, the voltage on the VDD\_USB supply terminals must be an absolute minimum of 3.1V. CSR recommends 3.3V for optimal USB signal quality. ### 8.5.4 Self-Powered Mode In self-powered mode, the circuit is powered from its own power supply and not from the VBUS (5V) line of the USB cable. It draws only a small leakage current (below 0.5mA) from VBUS on the USB cable. This is the easier mode for which to design, as the design is not limited by the power that can be drawn from the USB hub or root port. However, it requires that VBUS be connected to BlueCore4-Audio Flash via a resistor network ( $R_{vb1}$ and $R_{vb2}$ ), so BlueCore4-Audio Flash can detect when VBUS is powered up. BlueCore4-Audio Flash will not pull USB\_DP high when VBUS is off. Self-powered USB designs (powered from a battery or PSU) must ensure that a PIO line is allocated for USB pull-up purposes. A $1.5 \mathrm{k}\Omega$ 5% pull-up resistor between USB\_DP and the selected PIO line should be fitted to the design. Failure to fit this resistor may result in the design failing to be USB compliant in self-powered mode. The internal pull-up in BlueCore is only suitable for bus-powered USB devices, e.g., dongles. Figure 8.11: USB Connections for Self-Powered Mode The terminal marked USB\_ON can be any free PIO pin. The PIO pin selected must be registered by setting PSKEY USB PIO VBUS to the corresponding pin number. ### Note USB\_ON is shared with BlueCore4-Audio Flash PIO terminals. | Identifier | Value | Function | |------------------|-------------|---------------------------------| | R <sub>s</sub> | 27Ω nominal | Impedance matching to USB cable | | R <sub>vb1</sub> | 22kΩ 5% | VBUS ON sense divider | | R <sub>vb2</sub> | 47kΩ 5% | VBUS ON sense divider | **Table 8.7: USB Interface Component Values** ## 8.5.5 Bus-Powered Mode In bus-powered mode, the application circuit draws its current from the 5V VBUS supply on the USB cable. BlueCore4-Audio Flash negotiates with the PC during the USB enumeration stage about how much current it is allowed to consume. For Class 2 Bluetooth applications, CSR recommends that the regulator used to derive 3.3V from VBUS is rated at 100mA average current and should be able to handle peaks of 120mA without foldback or limiting. In bus-powered mode, BlueCore4-Audio Flash requests 100mA during enumeration. For Class 1 Bluetooth applications, the USB power descriptor should be altered to reflect the amount of power required. This is accomplished by setting PSKEY\_USB\_MAX\_POWER (0x2c6). This is higher than for a Class 2 application due to the extra current drawn by the Transmit RF PA. When selecting a regulator, be aware that VBUS may go as low as 4.4V. The inrush current (when charging reservoir and supply decoupling capacitors) is limited by the USB specification. See USB Specification v1.1, section 7.2.4.1. Some applications may require soft start circuitry to limit inrush current if more than $10\mu F$ is present between VBUS and GND. The 5V VBUS line emerging from a PC is often electrically noisy. As well as regulation down to 3.3V and 1.8V, applications should include careful filtering of the 5V line to attenuate noise that is above the voltage regulator bandwidth. Excessive noise on the 1.8V supply to the analogue supply pins of BlueCore4-Audio Flash will result in reduced receive sensitivity and a distorted RF transmit signal. Figure 8.12: USB Connections for Bus-Powered Mode ## 8.5.6 Suspend Current All USB devices must permit the USB controller to place them in a USB suspend mode. While in USB Suspend, bus-powered devices must not draw more than 0.5mA from USB VBUS (self-powered devices may draw more than 0.5mA from their own supply). This current draw requirement prevents operation of the radio by bus-powered devices during USB Suspend. The voltage regulator circuit itself should draw only a small quiescent current (typically less than $100\mu A$ ) to ensure adherence to the suspend current requirement of the USB specification. This is not normally a problem with modern regulators. Ensure that external LEDs and/or amplifiers can be turned off by BlueCore4-Audio Flash. The entire circuit must be able to enter the suspend mode. Refer to separate CSR documentation for more details on USB Suspend. ### 8.5.7 Detach and Wake\_Up Signalling BlueCore4-Audio Flash can provide out-of-band signalling to a host controller by using the control lines called USB\_DETACH and USB\_WAKE\_UP. These are outside the USB specification (no wires exist for them inside the USB cable), but can be useful when embedding BlueCore4-Audio Flash into a circuit where no external USB is visible to the user. Both control lines are shared with PIO pins and can be assigned to any PIO pin by setting PSKEY USB PIO DETACH and PSKEY USB PIO WAKEUP to the selected PIO number. USB\_DETACH is an input which, when asserted high, causes BlueCore4-Audio Flash to put USB\_DN and USB\_DP in a high impedance state and turns off the pull-up resistor on DP. This detaches the device from the bus and is logically equivalent to unplugging the device. When USB\_DETACH is taken low, BlueCore4-Audio Flash will connect back to USB and await enumeration by the USB host. USB\_WAKE\_UP is an active high output (used only when USB\_DETACH is active) to wake up the host and allow USB communication to recommence. It replaces the function of the software USB WAKE\_UP message (which runs over the USB cable) and cannot be sent while BlueCore4-Audio Flash is effectively disconnected from the bus. Figure 8.13: USB\_DETACH and USB\_WAKE\_UP Signal ### 8.5.8 USB Driver A USB Bluetooth device driver is required to provide a software interface between BlueCore4-Audio Flash and Bluetooth software running on the host computer. Suitable drivers are available from <a href="http://www.csrsupport.com">http://www.csrsupport.com</a>. ## 8.5.9 USB 1.1 Compliance BlueCore4-Audio Flash is qualified to the USB Specification v1.1, details of which are available from <a href="http://www.usb.org">http://www.usb.org</a>. The specification contains valuable information on aspects such as PCB track impedance, supply inrush current and product labelling. Although BlueCore4-Audio Flash meets the USB specification, CSR cannot guarantee that an application circuit designed around the chip is USB compliant. The choice of application circuit, component choice and PCB layout all affect USB signal quality and electrical characteristics. The information in this document is intended as a guide and should be read in association with the USB specification, with particular attention being given to Chapter 7. Independent USB qualification must be sought before an application is deemed USB compliant and can bear the USB logo. Such qualification can be obtained from a USB plugfest or from an independent USB test house. Terminals USB\_DP and USB\_DN adhere to the USB specification v2.0 (Chapter 7) electrical requirements. ### 8.5.10 USB 2.0 Compatibility BlueCore4-Audio Flash is compatible with USB v2.0 host controllers; under these circumstances the two ends agree the mutually acceptable rate of 12Mbits/s according to the USB v2.0 specification. ## 8.6 Serial Peripheral Interface BlueCore4-Audio Flash uses 16-bit data and 16-bit address serial peripheral interface, where transactions may occur when the internal processor is running or is stopped. This section details the considerations required when interfacing to BlueCore4-Audio Flash via the four dedicated serial peripheral interface terminals. Data may be written or read one word at a time or the auto increment feature may be used to access blocks. ## 8.6.1 Instruction Cycle The BlueCore4-Audio Flash is the slave and receives commands on SPI\_MOSI and outputs data on SPI\_MISO. Table 8.8 shows the instruction cycle for an SPI transaction. | 1 | Reset the SPI interface | Hold high for two SPI_CLK cycles | |---|--------------------------|-----------------------------------------| | 2 | Write the command word | Take low and clock in the 8 bit command | | 3 | Write the address | Clock in the 16-bit address word | | 4 | Write or read data words | Clock in or out 16-bit data word(s) | | 5 | Termination | Take high | Table 8.8: Instruction Cycle for an SPI Transaction With the exception of reset, SPI\_CSB must be held low during the transaction. Data on SPI\_MOSI is clocked into the BlueCore4-Audio Flash on the rising edge of the clock line SPI\_CLK. When reading, BlueCore4-Audio Flash will reply to the master on SPI\_MISO with the data changing on the falling edge of the SPI\_CLK. The master provides the clock on SPI\_CLK. The transaction is terminated by taking SPI\_CSB high. Sending a command word and the address of a register for every time it is to be read or written is a significant overhead, especially when large amounts of data are to be transferred. To overcome this BlueCore4-Audio Flash offers increased data transfer efficiency via an auto increment operation. To invoke auto increment, SPI\_CSB is kept low, which auto increments the address, while providing an extra 16 clock cycles for each extra word to be written or read. ## 8.6.2 Writing to the Device To write to BlueCore4-Audio Flash, the 8-bit write command (00000010) is sent first (C[7:0]) followed by a 16-bit address (A[15:0]). The next 16-bits (D[15:0]) clocked in on SPI\_MOSI are written to the location set by the address (A). Thereafter for each subsequent 16-bits clocked in, the address (A) is incremented and the data written to consecutive locations until the transaction terminates when SPI\_CSB is taken high. Figure 8.14: SPI Write Operation ## 8.6.3 Reading from the Device Reading from BlueCore4-Audio Flash is similar to writing to it. An 8-bit read command (0000011) is sent first (C[7:0]), followed by the address of the location to be read (A[15:0]). BlueCore4-Audio Flash then outputs on SPI\_MISO a check word during T[15:0] followed by the 16-bit contents of the addressed location during bits D[15:0]. The check word is composed of {command, address [15:8]}. The check word may be used to confirm a read operation to a memory location. This overcomes the problems encountered with typical serial peripheral interface slaves, whereby it is impossible to determine whether the data returned by a read operation is valid data or the result of the slave device not responding. If SPI\_CSB is kept low, data from consecutive locations is read out on SPI\_MISO for each subsequent 16 clocks, until the transaction terminates when SPI\_CSB is taken high. Figure 8.15: SPI Read Operation ### 8.6.4 Multi-Slave Operation BlueCore4-Audio Flash should not be connected in a multi-slave arrangement by simple parallel connection of slave MISO lines. When BlueCore4-Audio Flash is deselected (SPI\_CSB = 1), the SPI\_MISO line does not float. Instead, BlueCore4-Audio Flash outputs 0 if the processor is running or 1 if it is stopped. ### 8.7 Mono Audio CODEC The BlueCore4-Audio Flash audio CODEC is compatible with the direct speaker drive and microphone input using a minimum number of external components. It is primarily intended for voice applications and it is fully operational from a single 1.8V power supply. A fully differential architecture has been implemented for optimal power supply rejection and low noise performance. The digital format is 15-bit/sample linear PCM with a data rate of 8kHz. The CODEC has an input stage containing a microphone amplifier, variable gain amplifier and a $-\Delta$ ADC. Its output stage contains a DAC, low-pass filter and output amplifier. The CODEC functional diagram is shown in below. Figure 8.16: BlueCore4-Audio Flash CODEC Diagram ## 8.7.1 Input Stage A low noise variable gain amplifier amplifies the signal difference between inputs MIC\_N and MIC\_P. The input may be from either a microphone or line input. The amplified signal is then digitised by a second order $-\Delta$ ADC. The high frequency single bit output from the ADC is converted to 15-bit 8kHz linear PCM data. The gain is programmable via a PS Key and has a 42dB range with 3dB resolution. At maximum gain the full scale input level is 3mV rms. A bias network is required for operation with a microphone whereas the line input may be simply AC coupled. The following sections explain each of these modes. Single-ended signals are supported by BlueCore4-Audio Flash: a single-ended signal may be driven into either MIC\_N or MIC\_P with the undriven input coupled to ground by a capacitor. The signal to noise ratio is better than 60dB and distortion is less than -75dB. ## 8.7.2 Microphone Input The BlueCore4-Audio Flash audio CODEC has been designed for use with microphones that have sensitivities between -60 and -40dBV. The sensitivity of -60dBV is equivalent to a microphone output of $1\mu$ A when presented with an input level of 94dB SPL and loaded with $1k\Omega$ . The microphone should be biased as shown in Figure 8.17. Figure 8.17: BlueCore4-Audio Flash Microphone Biasing The input impedance at MIC\_N and MIC\_P is typically $20k\Omega$ . C1 and C2 should be 47nF. R<sub>L</sub> sets the microphone load impedance and is normally between 1 and $2k\Omega$ . V bias should be chosen to suit the microphone and have sufficient low noise. It may be obtained by filtering the output of a PIO line. ## 8.7.3 Line Input If the input gain is set to less than 21dB BlueCore4-Audio Flash automatically selects line input mode. In this mode the input impedance at MIC\_N and MIC\_P is increased to $130 \text{k}\Omega$ typical. At the minimum gain setting the maximum input signal level is 380 mV rms. Figure 8.18 and Figure 8.19 show two circuits for line input operation and show connections for either differential or single-ended inputs. Figure 8.18: Differential Microphone Input Figure 8.19: Single-ended Microphone Input ### Note: C1 and C2 should be 15nF. ## 8.7.4 Output Stage The digital data is converted to an analogue value by a DAC, then it is filtered prior to amplification by the output amplifier and it is available as a differential signal between SPKR\_P and SPKR\_N. The output amplifier is capable of driving a speaker directly if its impedance is greater than $8\Omega$ . The amplifier is stable with capacitive loads up to 500pF. The gain is programmable with a range of 21dB and a resolution of 3dB. Maximum output level is typically 700 mV rms for high impedance loads, or 20mA rms for low impedance loads. The signal to noise is better than 70dB and the distortion is less than -75dB. Figure 8.20: Speaker Output Figure 8.21: Frequency Response of the ADC and DAC Pair ## 8.7.5 Single-Ended Speaker Termination Certain applications require that a single-ended speaker termination scheme is used in place of the standard differential output. BlueCore4-Audio Flash allows the unused SPKR\_N output to be disabled to reduce static power consumption, or alternatively, to be used to buffer the internal reference voltage that is used by the SPKR\_P drive. It is also possible to externally decouple the voltage reference via an AIO. ## 8.7.6 Bass Cut (Wind Noise Reduction) Digital enhancements have been made to the BlueCore4-Audio Flash mono CODEC to reduce wind noise. The wind noise filter rejects low frequencies present in the ADC signal. This is achieved by combining an analogue reconstruction filter and a digital filter located at the output of the ADC processing chain (see Figure 8.23). The digital wind noise filter has been designed to compensate for the frequency response of a single-pole analogue high-pass filter with a 3dB cut-off frequency at 800Hz. The analogue high-pass filter characteristic is provided by the audio input resistance in conjunction with external AC coupling capacitors. A simulation of the frequency response for bass cut (wind noise reduction) digital enhancement is shown in Figure 8.22. Figure 8.22: Simulated Wind Noise Reduction Filter Response ## 8.7.7 Side Tone In some applications it is necessary to implement side tone. This involves feeding an attenuated version of the microphone signal to the earpiece. The BlueCore4-Audio Flash mono CODEC now incorporates the means to do this (see Figure 8.23). The control bits in the IO\_KCODEC\_CONFIG register are shown in Figure 8.9 # 8.7.8 Audio CODEC Outline and Applicable Gains Figure 8.23: Audio CODEC Outline and Applicable Gains ## 8.7.9 Firmware Interface | Bit | Read/Write | Reset Value | Signal Name | Comment | |-------|------------|-------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | [12] | W | Sync b0 | CODEC_DITHER_SMALL_EN | | | [11] | W | Sync b0 | CODEC_ADC_LF_REJECT_HI_EN | Reserved. Set to Zero | | [10] | W | Sync b0 | CODEC_ADC_LF_REJECT_EN | | | [9] | W | Sync b0 | CODEC_SCALE_EN | | | [8] | W | Sync b0 | CODEC_NOTCH_EN | | | [7] | W | Sync b0 | CODEC_DITHER_EN | | | [6] | W | Sync b0 | CODEC_SCALE_FINE_EN | | | [5:4] | W | Sync b00 | CODEC_SIDETONE_ROUTE[1:0] | [1] selects the side tone addition to the DAC output before (when one) or after (when zero) applying the DAC digital gain [0] selects the side tone source to be the ADC output signal before (when zero) or after (when one) the ADC gain | | [3:1] | W | Sync b000 | CODEC_SIDETONE_GAIN | Side tone gain control | | [0] | W | Syncb0 | CODEC_SIDETONE_EN | Enable the side tone hardware | Table 8.9: IO\_KCODEC\_CONFIG Control Register ### Note: In BlueCore4-Audio Flash all configuration bits are contained in a single register dedicated to the audio CODEC. | Gain Name | PS Key Control Bits | Recommended Usage | Settings | |---------------------------------|---------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Microphone pre-amplifier gain | CODEC_IN_GAIN[3] | Use to select between line input and microphone input | 0 = 0 dB, 1 = 21 dB | | Analogue input gain | I CODEC IN GAINIZO | | 0 = 0dB, 1 = 3dB, 2 = 6dB, 3 =<br>9dB, 4 = 12dB, 5 = 15dB, 6 =<br>18 dB, 7 = 21 dB | | Sinc-cubed filter gain | CODEC_IN_GAIN[8] | Set to zero | 0 = 0 dB, 1 = -6 dB | | Digital ADC gain | CODEC_IN_GAIN[7:4] | Use to control the audio input gain, if the analogue ADC gain is exhausted | 0 = 0 dB, 1 = 3.5 dB, 2 = 6 dB,<br>3 = 9.5 dB, 4 = 12 dB, 5 =<br>15.5 dB, 6 = 18 dB, 7 = 21.5<br>dB, 8 = -24 dB, 9 = -20.5 dB,<br>10 = -18 dB, 11 = -14.5 dB, 12<br>= -12 dB, 13 = -8.5 dB, 14 = -6<br>dB, 15 = -2.5 dB | | Digital DAC gain | CODEC_OUT_GAIN[7:4] | Use to control the audio output gain, if the analogue DAC gain is exhausted | Same as for the digital ADC gain | | DAC sigma-delta conversion gain | CODEC_OUT_GAIN[9:8] | Set to 3 | 0 = 0dB, 1 = 2 dB, 2 = 3.5 dB,<br>3 = 4.9 dB | | Analogue output gain | CODEC_OUT_GAIN[2:0] | Use to control the audio output gain. Do not use setting 7. | Same as for the analogue<br>ADC gain | **Table 8.10: Recommended Settings for Audio CODEC** Figure 8.24: Spectrum of Analogue and Digital ADC Output with a Full Scale Sine Wave Input #### Note: (300mV RMS) sine into analogue mic amp. Output from digital ADC (extracted from BlueCore4-Audio Flash voice buffer). Figure 8.25: Spectrum of DAC Output with 1kHz Full Scale Tone Figure 8.26: Spectrum of DAC Output with 1kHz Tone at -42dB Relative to Full Scale Figure 8.27: Response of CVSD Interpolation/Decimation Filter #### 8.8 PCM CODEC Interface Pulse Code Modulation (PCM) is a standard method used to digitise audio (particularly voice) for transmission over digital communication channels. Through its PCM interface, BlueCore4-Audio Flash has hardware support for continual transmission and reception of PCM data, thus reducing processor overhead for wireless headset applications. BlueCore4-Audio Flash offers a bi-directional digital audio interface that routes directly into the baseband layer of the on-chip firmware. It does not pass through the HCI protocol layer. Hardware on BlueCore4-Audio Flash allows the data to be sent to and received from a SCO connection. (1) Up to three SCO connections can be supported by the PCM interface at any one time. BlueCore4-Audio Flash can operate as the PCM interface master generating an output clock of 128, 256 or 512kHz. When configured as PCM interface slave, it can operate with an input clock up to 2048kHz. BlueCore4-Audio Flash is compatible with a variety of clock formats, including Long Frame Sync, Short Frame Sync and GCI timing environments. It supports 13-bit or 16-bit linear, 8-bit $\mu$ -law or A-law companded sample formats at 8ksamples/s and can receive and transmit on any selection of three of the first four slots following PCM\_SYNC. The PCM configuration options are enabled by setting PSKEY PCM CONFIG32 (0x1b3). BlueCore4-Audio Flash interfaces directly to PCM audio devices including the following: - Qualcomm MSM 3000 series and MSM 5000 series CDMA baseband devices - OKI MSM7705 four channel A-law and μ-law CODEC - Motorola MC145481 8-bit A-law and μ-law CODEC - Motorola MC145483 13-bit linear CODEC - STW 5093 and 5094 14-bit linear CODECs - BlueCore4-Audio Flash is also compatible with the Motorola SSI interface #### 8.8.1 PCM Interface Master/Slave When configured as the master of the PCM interface, BlueCore4-Audio Flash generates PCM CLK and PCM SYNC. <sup>(1)</sup> Subject to firmware support. Contact CSR for current status. Figure 8.28: BlueCore4-Audio Flash as PCM Interface Master When configured as the Slave of the PCM interface, BlueCore4-Audio Flash accepts PCM CLK rates up to 2048kHz. Figure 8.29: BlueCore4-Audio Flash as PCM Interface Slave ## 8.8.2 Long Frame Sync Long Frame Sync is the name given to a clocking format that controls the transfer of PCM data words or samples. In Long Frame Sync, the rising edge of PCM\_SYNC indicates the start of the PCM word. When BlueCore4-Audio Flash is configured as PCM master, generating PCM\_SYNC and PCM\_CLK, then PCM\_SYNC is 8-bits long. When BlueCore4-Audio Flash is configured as PCM Slave, PCM\_SYNC may be from two consecutive falling edges of PCM\_CLK to half the PCM\_SYNC rate, i.e., $62.5\mu s$ long. Figure 8.30: Long Frame Sync (Shown with 8-bit Companded Sample) BlueCore4-Audio Flash samples PCM\_IN on the falling edge of PCM\_CLK and transmits PCM\_OUT on the rising edge. PCM\_OUT may be configured to be high impedance on the falling edge of PCM\_CLK in the LSB position or on the rising edge. ### 8.8.3 Short Frame Sync In Short Frame Sync, the falling edge of PCM\_SYNC indicates the start of the PCM word. PCM\_SYNC is always one clock cycle long. Figure 8.31: Short Frame Sync (Shown with 16-bit Sample) As with Long Frame Sync, BlueCore4-Audio Flash samples PCM\_IN on the falling edge of PCM\_CLK and transmits PCM\_OUT on the rising edge. PCM\_OUT may be configured to be high impedance on the falling edge of PCM\_CLK in the LSB position or on the rising edge. #### 8.8.4 Multi-slot Operation More than one SCO connection over the PCM interface is supported using multiple slots. Up to three SCO connections can be carried over any of the first four slots. Figure 8.32: Multi-slot Operation with Two Slots and 8-bit Companded Samples #### 8.8.5 GCI Interface BlueCore4-Audio Flash is compatible with the General Circuit Interface (GCI), a standard synchronous 2B+D ISDN timing interface. The two 64kbits/s B channels can be accessed when this mode is configured. Figure 8.33: GCI Interface The start of frame is indicated by the rising edge of PCM\_SYNC and runs at 8kHz. With BlueCore4-Audio Flash in Slave mode, the frequency of PCM\_CLK can be up to 4.096MHz. #### 8.8.6 Slots and Sample Formats BlueCore4-Audio Flash can receive and transmit on any selection of the first four slots following each sync pulse. Slot durations can be either 8 or 16 clock cycles. Durations of 8 clock cycles may only be used with 8-bit sample formats. Durations of 16 clocks may be used with 8-bit, 13-bit or 16-bit sample formats. BlueCore4-Audio Flash supports 13-bit linear, 16-bit linear and 8-bit $\mu$ -law or A-law sample formats. The sample rate is 8ksamples/s. The bit order may be little or big endian. When 16-bit slots are used, the 3 or 8 unused bits in each slot may be filled with sign extension, padded with zeros or a programmable 3-bit audio attenuation compatible with some Motorola CODECs. A 16-bit slot with 8-bit companded sample and sign extension selected. A 16-bit slot with 8-bit companded sample and zeros padding selected. A 16-bit slot with 13-bit linear sample and sign extension selected. A 16-bit slot with 13-bit linear sample and audio gain selected. Figure 8.34: 16-Bit Slot Length and Sample Formats ### 8.8.7 Additional Features BlueCore4-Audio Flash has a mute facility that forces PCM\_OUT to be 0. In master mode, PCM\_SYNC may also be forced to 0 while keeping PCM\_CLK running which some CODECs use to control power down. ## 8.8.8 PCM Timing Information | Symbol | Parameter | Parameter | | | Max | Unit | |-----------------------------------|-------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----|-------------------|-----|----------| | | | 4MHz DDS<br>generation. Selection<br>of frequency is<br>programmable. See<br>Table 8.13. | - | 128<br>256<br>512 | - | kHz | | f <sub>mclk</sub> | PCM_CLK frequency | 48MHz DDS generation. Selection of frequency is programmable. See Table 8.14 and PCM_CLK and PCM_SYNC Generation on page 84. | 2.9 | | - | kHz | | - | PCM_SYNC frequency | PCM_SYNC frequency | | 8 | | kHz | | t <sub>mclkh</sub> (a) | PCM_CLK high | 4MHz DDS generation | 980 | - | - | ns | | t <sub>mclkl</sub> <sup>(a)</sup> | PCM_CLK low | 4MHz DDS generation | 730 | - | | ns | | - | PCM_CLK jitter | 48MHz DDS<br>generation | | | 21 | ns pk-pk | | t <sub>dmclksynch</sub> | Delay time from PCM_CLK high to PCM_SYNC high | | - | - | 20 | ns | | t <sub>dmclkpout</sub> | Delay time from PCM_C<br>PCM_OUT | Delay time from PCM_CLK high to valid PCM_OUT | | - | 20 | ns | | t <sub>dmclklsyncl</sub> | | Delay time from PCM_CLK low to PCM_SYNC low (Long Frame Sync only) | | - | 20 | ns | | t <sub>dmclkhsyncl</sub> | Delay time from PCM_C low | Delay time from PCM_CLK high to PCM_SYNC low | | - | 20 | ns | | t <sub>dmclklpoutz</sub> | Delay time from PCM_CLK low to PCM_OUT high impedance | | - | - | 20 | ns | | t <sub>dmclkhpoutz</sub> | Delay time from PCM_C high impedance | Delay time from PCM_CLK high to PCM_OUT high impedance | | - | 20 | ns | | t <sub>supinclkl</sub> | Set-up time for PCM_IN | Set-up time for PCM_IN valid to PCM_CLK low | | - | - | ns | | t <sub>hpinclkl</sub> | Hold time for PCM_CLK | Hold time for PCM_CLK low to PCM_IN invalid | | - | - | ns | #### **Table 8.11: PCM Master Timing** <sup>(</sup>a) Assumes normal system clock operation. Figures will vary during low power modes, when system clock speeds are reduced. Figure 8.35: PCM Master Timing Long Frame Sync Figure 8.36: PCM Master Timing Short Frame Sync | Symbol | Parameter | Min | Тур | Max | Unit | |--------------------------|------------------------------------------------------------------------------------------------------|-----------|-----|------|------| | f <sub>sclk</sub> | PCM clock frequency (Slave mode: input) | 64 | - | 2048 | kHz | | f <sub>sclk</sub> | PCM clock frequency (GCI mode) | 128 | - | 4096 | kHz | | t <sub>sclkl</sub> | PCM_CLK low time | 200 | - | - | ns | | t <sub>sclkh</sub> | PCM_CLK high time | 200 | - | - | ns | | t <sub>hsclksynch</sub> | Hold time from PCM_CLK low to PCM_SYNC high | 30 | - | - | ns | | t <sub>susclksynch</sub> | Set-up time for PCM_SYNC high to PCM_CLK low 30 | | ns | | | | t <sub>dpout</sub> | Delay time from PCM_SYNC or PCM_CLK whichever is later, to valid PCM_OUT data (Long Frame Sync only) | g - 20 ns | | ns | | | t <sub>dsclkhpout</sub> | Delay time from CLK high to PCM_OUT valid data | - | - | 20 | ns | | t <sub>dpoutz</sub> | Delay time from PCM_SYNC or PCM_CLK low, whichever is later, to PCM_OUT data line high 20 impedance | | ns | | | | t <sub>supinsclkl</sub> | Set-up time for PCM_IN valid to CLK low 30 - n | | ns | | | | t <sub>hpinsclkl</sub> | Hold time for PCM_CLK low to PCM_IN invalid | 30 | - | - | ns | **Table 8.12: PCM Slave Timing** Figure 8.37: PCM Slave Timing Long Frame Sync Figure 8.38: PCM Slave Timing Short Frame Sync #### PCM\_CLK and PCM\_SYNC Generation BlueCore4-Audio Flash has two methods of generating PCM\_CLK and PCM\_SYNC in master mode. The first is generating these signals by Direct Digital Synthesis (DDS) from BlueCore4-Audio Flash internal 4MHz clock (which is used in BlueCore2-External). Using this mode limits PCM\_CLK to 128, 256 or 512kHz and PCM\_SYNC to 8kHz. The second is generating PCM\_CLK and PCM\_SYNC by DDS from an internal 48MHz clock (which allows a greater range of frequencies to be generated with low jitter but consumes more power). This second method is selected by setting bit 48M\_PCM\_CLK\_GEN\_EN in PSKEY\_PCM\_CONFIG32. When in this mode and with long frame sync, the length of PCM\_SYNC can be either 8 or 16 cycles of PCM\_CLK, determined by LONG\_LENGTH\_SYNC\_EN in PSKEY\_PCM\_CONFIG32. The Equation 8.11 describes PCM\_CLK frequency when being generated using the internal 48MHz clock: $$f = \frac{CNT\_RATE}{CNT\_LIMIT} \times 24MHz$$ Equation 8.11: PCM\_CLK Frequency When Being Generated Using the Internal 48MHz Clock The frequency of PCM\_SYNC relative to PCM\_CLK can be set using Equation 8.12: $$f = \frac{PCM\_CLK}{SYNC\_LIMIT \times 8}$$ Equation 8.12: PCM\_SYNC Frequency Relative to PCM\_CLK CNT\_RATE, CNT\_LIMIT and SYNC\_LIMIT are set using PSKEY\_PCM\_LOW\_JITTER\_CONFIG. As an example, to generate PCM\_CLK at 512kHz with PCM\_SYNC at 8kHz, set PSKEY\_PCM\_LOW\_JITTER\_CONFIG to 0x08080177. #### 8.8.9 PCM Configuration The PCM configuration is set using two PS Keys, PSKEY\_PCM\_CONFIG32 detailed in Table 8.13 and PSKEY\_PCM\_LOW\_JITTER\_CONFIG in Table 8.14. The default for PSKEY\_PCM\_CONFIG32 is $0 \times 0.0800000$ , i.e., first slot following sync is active, 13-bit linear voice format, long frame sync and interface master generating 256kHz PCM\_CLK from 4MHz internal clock with no tri-state of PCM\_OUT. | Name | Bit Position | Description | |----------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | - | 0 | Set to 0 | | SLAVE MODE EN | 1 | 0 = master mode with internal generation of PCM_CLK and PCM_SYNC. | | SLAVE_MODE_EN | ' | 1 = slave mode requiring externally generated PCM_CLK and PCM_SYNC. | | SHORT_SYNC_EN | 2 | 0 = long frame sync (rising edge indicates start of frame). | | SHORT_STNO_EN | 2 | 1 = short frame sync (falling edge indicates start of frame). | | - | 3 | Set to 0. | | SIGN_EXTEND_EN | 4 | 0 = padding of 8 or 13-bit voice sample into a 16-bit slot by inserting extra LSBs. When padding is selected with 13-bit voice sample, the 3 padding bits are the audio gain setting; with 8-bit sample the 8 padding bits are zeroes. | | | | 1 = sign-extension. | | LSB_FIRST_EN | 5 | 0 = MSB first of transmit and receive voice samples. | | LOD_I II(O1_LIV | | 1 = LSB first of transmit and receive voice samples. | | | | 0 = drive PCM_OUT continuously. | | TX_TRISTATE_EN | 6 | 1 = tri-state PCM_OUT immediately after falling edge of PCM_CLK in the last bit of an active slot, assuming the next slot is not active. | | TX_TRISTATE_RISING_EDGE_EN | 7 | 0 = tri-state PCM_OUT immediately after falling edge of PCM_CLK in last bit of an active slot, assuming the next slot is also not active. | | | | 1 = tri-state PCM_OUT after rising edge of PCM_CLK. | | | 8 | 0 = enable PCM_SYNC output when master. | | SYNC_SUPPRESS_EN | | 1 = suppress PCM_SYNC whilst keeping PCM_CLK running. Some CODECS utilise this to enter a low power state. | | GCI_MODE_EN | 9 | 1 = enable GCI mode | | MUTE_EN | 10 | 1 = force PCM_OUT to 0 | | 40M DOM CLK CEN EN | 11 | 0 = set PCM_CLK and PCM_SYNC generation via DDS from internal 4MHz clock. | | 48M_PCM_CLK_GEN_EN | 11 | 1 = set PCM_CLK and PCM_SYNC generation via DDS from internal 48MHz clock. | | | | 0 = set PCM_SYNC length to 8 PCM_CLK cycles. | | LONG_LENGTH_SYNC_EN | 12 | 1 = set length to 16 PCM_CLK cycles. | | | | Only applies for long frame sync and with 48M_PCM_CLK_GEN_EN set to 1. | | - | [20:16] | Set to 0b00000 | | MASTER_CLK_RATE [22:21] | | Selects 128 (0b01), 256 (0b00), 512 (0b10) kHz PCM_CLK frequency when master and 48M_PCM_CLK_GEN_EN (bit | | W/ OTEN_OUN_IVATE | | 11) is low. | | Name | Bit Position | Description | |---------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------| | SAMPLE_FORMAT | [28:27] | Selects between 13 (0b00), 16 (0b01), 8 (0b10) bit sample with 16 cycle slot duration or 8 (0b11) bit sample with 8 cycle slot duration. | Table 8.13: PSKEY\_PCM\_CONFIG32 Description | Name | Bit Position | Description | |------------|--------------|--------------------------------------------| | CNT_LIMIT | [12:0] | Sets PCM_CLK counter limit | | CNT_RATE | [23:16] | Sets PCM_CLK count rate | | SYNC_LIMIT | [31:24] | Sets PCM_SYNC division relative to PCM_CLK | Table 8.14: PSKEY\_PCM\_LOW\_JITTER\_CONFIG Description #### 8.9 I/O Parallel Ports Fifteen lines of programmable bi-directional input/outputs (I/O) are provided. PIO[11:8] and PIO[3:0] are powered from VDD\_PIO. PIO[7:4] are powered from VDD\_PADS. AIO [2:0] are powered from VDD\_USB. PIO lines can be configured through software to have either weak or strong pull-ups or pull-downs. All PIO lines are configured as inputs with weak pull-downs at reset. PIO[0] and PIO[1] are normally dedicated to RXEN and TXEN respectively, but they are available for general use. Any of the PIO lines can be configured as interrupt request lines or as wake-up lines from sleep modes. PIO[6] or PIO[2] can be configured as a request line for an external clock source. This is useful when the clock to BlueCore4-Audio Flash is provided from a system application specific integrated circuit (ASIC). Using PSKEY\_CLOCK\_REQUEST\_ENABLE (0x246), this terminal can be configured to be low when BlueCore4-Audio Flash is in Deep Sleep and high when a clock is required. The clock must be supplied within 4ms of the rising edge of PIO[6] or PIO[2] to avoid losing timing accuracy in certain Bluetooth operating modes. BlueCore4-Audio Flash has three general purpose analogue interface pins, AIO[0], AIO[1] and AIO[2] also known as the extended PIO lines. These are used to access internal circuitry and control signals. One pin is allocated to decoupling for the on-chip band gap reference voltage; the other two may be configured to provide additional functionality. Auxiliary functions available via these pins include an 8-bit ADC and an 8-bit DAC. Typically the ADC is used for battery voltage measurement. Signals selectable at these pins include the band gap reference voltage and a variety of clock signals: 48, 24, 16, 8MHz and the XTAL clock frequency. When used with analogue signals, the voltage range is constrained by the analogue supply voltage (1.8V). When configured to drive out digital level signals (e.g., clocks), the output voltage level is determined by VDD\_USB (1.8V). ### 8.9.1 PIO Defaults CSR cannot guarantee that these terminal functions remain the same. Refer to the software release note for the implementation of these PIO lines, as they are firmware build-specific. #### 8.10 I<sup>2</sup>C Interface PIO[8:6] can be used to form a master $I^2C$ interface. The interface is formed using software to drive these lines. Therefore, it is suited only to relatively slow functions such as driving a dot matrix liquid crystal display (LCD), keyboard scanner or EEPROM. Any three PIOs can be used as a master $I^2C$ interface by configuring the hardware bit serialiser with suitable firmware. The strong pull-ups in the PIO pads eliminate the need for external pull-up resistors. #### Notes: PIO lines need to be pulled-up through $2.2k\Omega$ resistors. PIO[7:6] dual functions, UART bypass and EEPROM support, therefore, devices using an EEPROM cannot support UART bypass mode. For connection to EEPROMs, refer to CSR documentation on I<sup>2</sup>C EEPROMS for use with BlueCore. This provides information on the type of devices currently supported. Figure 8.39: Example EEPROM Connection #### 8.11 TCXO Enable OR Function An OR function exists for clock enable signals from a host controller and BlueCore4-Audio Flash where either device can turn on the clock without having to wake up the other device. PIO[3] can be used as the host clock enables input and PIO[2] can be used as the OR output with the TCXO enable signal from BlueCore4-Audio Flash. Figure 8.40: Example TCXO Enable OR Function On reset and up to the time the PIO has been configured, PIO[2] will be tri-state. Therefore, the developer must ensure that the circuitry connected to this pin is pulled via a $470 \text{k}\Omega$ resistor to the appropriate power rail. This ensures that the TCXO is oscillating at start up. #### 8.12 RESETB BlueCore4-Audio Flash may be reset from several sources: RESETB pin, power on reset, a UART break character or via a software configured watchdog timer. The RESETB pin is an active low reset and is internally filtered using the internal low frequency clock oscillator. A reset will be performed between 1.5 and 4.0ms following RESETB being active. It is recommended that RESETB be applied for a period greater than 5ms. The power on reset occurs when the VDD\_CORE supply falls below typically 1.5V and is released when VDD\_CORE rises above typically 1.6V. At reset the digital I/O pins are set to inputs for bi-directional pins and outputs are tri-state. The PIOs have weak pull-downs. Following a reset, BlueCore4-Audio Flash assumes the maximum XTAL\_IN frequency, which ensures that the internal clocks run at a safe (low) frequency until BlueCore4-Audio Flash is configured for the actual XTAL\_IN frequency. If no clock is present at XTAL\_IN, the oscillator in BlueCore4-Audio Flash free runs, again at a safe frequency. ### 8.12.1 Pin States on Reset | Pin Name | State | | |-----------|---------------------------------------|--| | PIO[10:0] | Input with weak pull-down | | | PCM_OUT | Tri-stated with weak pull-down | | | PCM_IN | Input with weak pull-down | | | PCM_SYNC | Input with weak pull-down | | | PCM_CLK | Input with weak pull-down | | | UART_TX | Output tri-stated with weak pull-up | | | UART_RX | Input with weak pull-down | | | UART_RTS | Output tri-stated with weak pull-up | | | UART_CTS | Input with weak pull-down | | | USB_DP | Input with weak pull-down | | | USB_DN | Input with weak pull-down | | | SPI_CSB | Input with weak pull-up | | | SPI_CLK | Input with weak pull-down | | | SPI_MOSI | Input with weak pull-down | | | SPI_MISO | Output tri-stated with weak pull-down | | | AIO[2:0] | Output tri-stated with weak pull-down | | | RESETB | Input with weak pull-up | | | TEST_EN | Input with strong pull-down | | | AUX_DAC | High impedance | | | RX_IN | High impedance | | | XTAL_IN | High impedance, 250kΩ to XTAL_OUT | | | XTAL_OUT | High impedance, 250kΩ to XTAL_IN | | Table 8.15: Pin States of BlueCore4-Audio Flash on Reset ### 8.12.2 Status after Reset The chip status after a reset is as follows: - Warm Reset: Data rate and RAM data remain available - Cold Reset<sup>(1)</sup>: Data rate and RAM data not available <sup>(1)</sup> A Cold Reset is either Power cycle, system reset (firmware fault code) or Reset signal. See . #### 8.13 Power Supply #### 8.13.1 Power Regulators BlueCore4-Audio Flash contains two 1.8V regulators, either of which may be used to power the 1.8V supplies of this device. The device pin VREG ENABLE is used to enable and disable both of these regulators. #### 8.13.2 Supply Domains and Sequencing The 1.8V supplies are VDD\_ANA, VDD\_VCO, VDD\_RADIO and VDD\_CORE. It is recommended that the 1.8V supplies are all powered at the same time. The order of powering the 1.8V supplies relative to the other I/O supplies (VDD\_PIO, VDD\_PADS, VDD\_USB and VDD\_MEM) is not important, however if the I/O supplies are powered before the 1.8V supplies all digital IO will have a weak pull-down irrespective of the reset state. VDD\_ANA, VDD\_VCO, and VDD\_RADIO should be connected directly to the 1.8V supply; a simple RC filter is recommended for VDD\_CORE to reduce transients put back onto the power supply rails. The I/O supplies may be connected together or independently to supplies at an appropriate voltage. They should be simply decoupled. #### 8.13.3 External Voltage Source If the 1.8V rails of BlueCore4-Audio Flash are supplied from an external voltage source, it is recommended that VDD\_VCO, VDD\_RADIO, and VDD\_ANA, should have less than 10mV rms noise levels between 0 to 10MHz. Single tone frequencies are also to be avoided. The transient response of any regulator used should be 20µs or less. It is essential that the power rail recovers quickly at the start of a packet, where the power consumption will jump to high levels (see average current consumption section). ### 8.13.4 Switch-mode Regulator The on-chip switch-mode 1.8V regulator can be used to power the 1.8V supplies. The required external filter circuit should consist of a low resistance $33\mu H$ series inductor (between the LX terminal and the 1.8V supply), followed by a low ESR $4.7\mu F$ shunt capacitor (between the 1.8V supply and ground). For optimum efficiency the $33\mu H$ inductor must have low resistance. To optimise reliability and enable temperature derating, it must also be able to support at least 150mA. It is recommended that the series resistance of tracks between the BAT\_P and BAT\_N terminals, the filter components and the external voltage source are minimised to maintain high efficiency power conversion and low supply ripple. The regulator may be enabled by the VREG\_ENABLE pin, by the device firmware, or by the internal battery charger. The regulator is switched into a low power pulse skipping mode automatically when the device enters Deep-Sleep mode. When this regulator is not used the terminals BAT\_P and LX must be grounded of left unconnected. #### 8.13.5 Linear Regulator The on-chip 1.8V linear regulator may also be used to power the 1.8V dependent supplies. It is recommended that a smoothing circuit be used, consisting of an output regulator connected to ground via a $2.2\Omega$ resistor and a series connected $2.2\mu F$ low ESR capacitor. The regulator may be enabled by the VREG\_ENABLE pin or by the device firmware. The regulator switches into a low power mode automatically when the device enters Deep-Sleep mode. When this regulator is not used the terminals VREG\_IN and VREG\_OUT must be grounded or left unconnected. ## 8.13.6 VREG\_ENABLE Pin The regulator enable pin, VREG\_ENABLE can be used to enable and disable the BlueCore4-Audio Flash device if one of the on-chip regulators is being used. The pin is active high and has a weak pull down. When the pin is pulled high the active regulator is enabled, allowing the device to boot-up. The firmware is then able to latch the regulator on and the VREG\_ENABLE pin may be released. #### 8.13.7 Battery Charger The battery charger is a constant current/constant voltage charger circuit and is suitable for Lithium Ion/Polymer batteries only. It must be used in conjunction with the switch-mode regulator as the two circuits share a connection with the battery terminal, BAT P. The constant current provided by the charger may be set between 25mA and 100mA (typical) allowing different capacity batteries to be charged at their optimum rate. The required current setting is stored in external PROM memory and read by the battery charger during the first boot-up sequence. The charger circuit also requires a float voltage calibration setting which must be measured for each device during production test. This should be stored in external PROM memory, and will be read by the battery charger during the boot-up sequence. Whenever the charger is powered the switch-mode regulator is enabled automatically. Internal interfaces are provided to allow firmware to monitor the precise battery voltage and the status of the battery charger. The firmware may also disable the charger, for example, if termperature limits for safe charging are exceeded. By default, an LED connected to the terminal LED[0] will illuminate at full intensity when a battery is being charged. This behaviour may be overridden by the firmware if required. When the charger supply is not connected to V CHG the terminal must be left open. #### **Important Note:** #### **Protection Module** Lithium lon/Polymer batteries are capable of delivering high currents of several amperes when short-circuited. This can damage connecting wires and Printed Circuit Board (pcb) components. More seriously, pressure can build up in the cell envelope, causing it to explode and injure the user. CSR strongly suggests that Lithium Ion/Polymer batteries incorporate an integral protection module. This is typically a small Integrated Circuit (IC) and Field Effect Transistor (FET) interposed between the battery body and its connecting wires. The protection module limits the short circuit current. Good modules will also prevent over-charge and over-discharge, which can also cause damage to the battery. #### **Additional Precautions** CSR also suggests that the following additional precautions are observed: - The direct current (dc) inlet socket used on the appliance should be of a proprietary design, preventing users from attaching the charger or supply connector for another appliance (e.g., a mobile phone or laptop computer). The use of popular 2.1mm and 2.5mm DC jack sockets must be avoided for this reason. - Include a voltage limiting circuit (clamp) on the charger inlet. Remember that this circuit could be exposed to voltages as high as 30V (of either polarity) if a laptop computer power supply has been connected. Include a small fuse in series with the DC inlet, but prior to the clamp. - Never bring the Lithium Ion/Polymer battery connections directly to charging pins on the outside of the appliance casing, where they could be short-circuited by keys in the user's pocket, for example. #### Temperature Extremes Some Lithium Ion/Polymer cells can be damaged by charging at temperature extremes (e.g., below 0°C or above 50°C). Consult the battery manufacture for guidance. For more information, see the CSR document Lithium Ion/Polymer Battery Safety Information Note. #### 8.13.8 LED Drivers BlueCore4-Audio Flash includes two 4.2V tolerant pads dedicated to driving LED indicators. Both pads may be controlled by firmware, while LED[0] can also be set by the battery charger. The intensity of the LEDs may be adjusted by firmware. The terminals are low output impedance open-drain outputs, so the LED must be connected in series with a current limiting resistor between the battery terminal or positive supply and the pad. # 9 Application Schematic Figure 9.1: Application Circuit for Radio Characteristics Specification ## 10 Package Dimensions Figure 10.1: 8 x 8 x 1.2mm TFBGA 96-Ball Package ## 11 PCB Design and Assembly Considerations ### 11.1 8 x 8mm TFBGA 96-Ball Package This section lists recommendations to achieve maximum board-level reliability of the 8 x 8mm TFBGA 96-ball package: - Non solder mask defined (NSMD) lands (that is, lands smaller than the solder mask aperture) are preferred because of the greater accuracy of the metal definition process compared to the solder mask process. With solder mask defined pads, the overlap of the solder mask on the land creates a step in the solder at the land interface, which can cause stress concentration and act as a point for crack initiation. - Ideally, via-in-pad technology should be used to achieve truly NSMD lands. Where this is not possible, a maximum of one trace connected to each land is preferred and this trace should be as thin as possible – taking into consideration its current carrying and the radio frequency (RF) requirements. - 35μm thick (1oz) copper lands are recommended rather than 17μm thick (0.5oz). This results in a greater standoff which has been proven to provide greater reliability during thermal cycling. - Land diameter should be the same as that on the package to achieve optimum reliability. - Solder paste is preferred to flux during the assembly process because this adds to the final volume of solder in the joint, increasing its reliability. - Where a nickel gold plating finish is used, the gold thickness should be kept below 0.5μm to prevent brittle gold/tin intermetallics forming in the solder. ## 12 RoHS Statement with a List of Banned Materials #### 12.1 RoHS Statement BlueCore4-Audio Flash where explicitly stated in this Data Sheet meets the requirements of Directive 2002/95/EC of the European Parliament and of the Council on the Restriction of Hazardous Substance (RoHS). #### 12.1.1 List of Banned Materials The following banned substances are not present in BlueCore4-Audio Flash which is compliant with RoHS: - Cadmium - Lead - Mercury - Hexavalent chromium - PBB (Polybrominated Bi-Phenyl) - PBDE (Polybrominated Diphenyl Ether) In addition, BlueCore4-Audio Flash is free from the following substances: PVC (Polyvinyl Chloride) ## 13 Ordering Information ## 13.1 BlueCore4-Audio Flash | Interface Version | Package | | | Order Number | | |-------------------|----------------------------|---------------|---------------|------------------|--| | miorido voroion | Туре | Type Size Sh | | Gradi Hamboi | | | UART and USB | 96-Ball TFBGA (Pb<br>free) | 8 x 8 x 1.2mm | Tape and reel | BC41C671A-IPK-E4 | | #### **Minimum Order Quantity** 2kpcs taped and reeled To contact a CSR representative, email <u>sales@csr.com</u> or go to <u>www.csr.com/contacts.htm</u> # 14 Document References | Document | Reference | |-------------------------------------------------------------|----------------------------------| | Specification of the Bluetooth System | v2.0 + EDR, 04 November 2004 | | Universal Serial Bus Specification | v2.0, 27 April 2000 | | Selection of I <sup>2</sup> C EEPROMS for Use with BlueCore | bcore-an008Pb, 30 September 2003 | | Lithium Ion/Polymer Battery Safety Information Note | bcore-an-057P, 25 November 2004 | | EDR RF Test Specification v2.0.E.2 | v2.0.E.20, D07r22, 16 March 2004 | | RF Prototyping Specification for Enhanced Data Rate IP | v.90, r29, 2004 | # 15 Terms and Definitions | ACL | Asynchronous Connection-Less, a Bluetooth data packet type | | |-------------------------|------------------------------------------------------------------------------------------|--| | ADC | Analogue to Digital Converter | | | AGC | Automatic Gain Control | | | A-law | Audio encoding standard | | | API | Application Programming Interface | | | ASIC | Application Specific Integrated Circuit | | | BCSP | BlueCore™ Serial Protocol | | | BER | Bit Error Rate. Used to measure the quality of a link | | | BIST | Built-In Self-Test | | | BlueCore <sup>TM</sup> | Group term for CSR's range of Bluetooth chips | | | Bluetooth <sup>TM</sup> | Set of technologies providing audio and data transfer over short-range radio connections | | | BMC | Burst Mode Controller | | | CMOS | Complementary Metal Oxide Semiconductor | | | CODEC | Coder Decoder | | | CQDDR | Channel Quality Driven Data Rate | | | CSB | Chip Select (Active Low) | | | CSR | Cambridge Silicon Radio | | | CTS | Clear to Send | | | CVSD | Continuous Variable Slope Delta Modulation | | | DAC | Digital to Analogue Converter | | | dBm | Decibels relative to 1mW | | | DC | Direct Current | | | DEVM | Differential Error Vector Magnitude | | | DFU | Device Firmware Upgrade | | | DSP | Digital Signal Processor | | | EDR | Enhanced Data Rate | | | eSCO | Extended Synchronous Connection-Oriented. Voice oriented Bluetooth packet | | | ESR | Equivalent Series Resistance | | | Flash | Flash memory | | | FSK | Frequency Shift Keying | | | GSM | Global System for Mobile communications | | | HCI | Host Controller Interface | | | HID | Human Interface Device | | | IF | Intermediate Frequency | | | IQ Modulation | In-Phase and Quadrature Modulation | | | ISDN | Integrated Services Digital Network | | | ISM | Industrial, Scientific and Medical | | | ksamples/s | KiloSamples Per Second | |------------------|------------------------------------------------------------------------------------------------------------| | L2CAP | Logical Link Control and Adaptation Protocol (protocol layer) | | LC | Link Controller | | LCD | Liquid Crystal Display | | LED | Light Emitting Diode | | LMP | Link Manager Protocol | | LNA | Low Noise Amplifier | | LSB | Least-Significant Bit | | MCU | MicroController Unit | | μ-law | Audio Encoding Standard | | MMU | Memory Management Unit | | MISO | Master In Serial Out | | OHCI | Open Host Controller Interface | | PA | Power Amplifier | | PCM | Pulse Code Modulation. Refers to digital voice data | | Persistent Store | Storage of BlueCore's configuration values in non-volatile memory | | PID | Proportional plus Integral plus Derivative controller | | PIO | Parallel Input Output | | PLL | Phase Lock Loop | | | parts per million | | ppm<br>PS Key | Persistent Store Key | | RAM | Random Access Memory | | RF | Radio Frequency | | RFCOMM | Protocol layer providing serial port emulation over L2CAP | | RISC | Reduced Instruction Set Computer | | | | | rms | root mean squared The Postriction of Harardon Substances in Electrical and Electronic Equipment Directive | | RoHS | The Restriction of Hazardous Substances in Electrical and Electronic Equipment Directive (2002/95/EC) | | RSSI | Receive Signal Strength Indication | | RTS | Ready To Send | | RX | Receive or Receiver | | SCO | Synchronous Connection-Oriented. Voice oriented Bluetooth packet | | SDK | Software Development Kit | | SDP | Service Discovery Protocol | | SIG | Special Interest Group | | SPI | Serial Peripheral Interface | | SSI | Synchronous Serial Interface | | TBD | To Be Defined | | TCXO | Temperature Compensated crystal Oscillator | | TX | Transmit or Transmitter | | UART | Universal Asynchronous Receiver Transmitter | |--------|----------------------------------------------------------------| | USB | Universal Serial Bus or Upper Side Band (depending on context) | | VCO | Voltage Controlled Oscillator | | VFBGA | Very Fine Ball Grid Array | | VM | Virtual Machine | | W-CDMA | Wideband Code Division Multiple Access | ## **16 Document History** | Revision | Date | History | |--------------------|--------|-------------------------------------------------------------------------------------------------------------------------------| | BC41C671A-ds-001Pa | JAN 06 | Original publication of this document | | BC41C671A-ds-001Pb | FEB 06 | Correction made to the guaranteed temperature range indicated in Recommended Operating Conditions, Electrical Characteristics | | CS-111799-DSP1 | JAN 07 | Datasheet moved to Production status | # BlueCore<sup>™</sup>4-Audio Flash **Product Data Sheet** CS-111799-DSP1 January 2007