# 1.8 V, 4K/8K/16K × 16 and 8K/16K × 8 ConsuMoBL Dual-Port Static RAM ### **Features** - True dual-ported memory cells which allow simultaneous access of the same memory location - 4/8/16K × 16 and 8/16K × 8 organization - High speed access: 40 ns - Ultra low operating power - □ Active: I<sub>CC</sub> = 15 mA (typical) at 55 ns □ Active: I<sub>CC</sub> = 25 mA (typical) at 40 ns □ Standby: I<sub>SB3</sub> = 2 μA (typical) - Port-independent 1.8 V, 2.5 V, and 3.0 V I/Os - Pb-free 14 × 14 × 1.4 mm 100-pin Thin Quad Flat Pack (TQFP) Package - Full asynchronous operation - Pin select for master or slave - Expandable data bus to 32 bits with master/slave chip select when using more than one device - On-chip arbitration logic - On-chip semaphore logic - Input read registers (IRR) and output drive registers (ODR) - INT flag for port-to-port communication - Separate upper byte and lower byte control - Commercial and industrial temperature ranges ## **Functional Description** The CYDC128B16 is a low power complementary metal oxide semiconductor (CMOS) 4K, 8K,16K × 16, and 8/16K × 8 dual-port static RAM. Arbitration schemes are included on the devices to handle situations when multiple processors access the same piece of data. Two ports are provided, permitting independent, asynchronous access for reads and writes to any location in memory. The devices can be used as standalone 16-bit dual-port static RAMs or multiple devices can be combined in order to function as a 32-bit or wider master/slave dual-port static RAM. An M/S pin is provided for implementing 32-bit or wider memory applications without the need for separate master and slave devices or additional discrete logic. Application areas include interprocessor/multiprocessor designs, communications status buffering, and dual-port video/graphics memory. Each port has independent control pins: Chip $\underline{Enable}$ (CE), Read or Write Enable (R/W), and $\underline{O}$ utput $\underline{Enable}$ ( $\overline{OE}$ ). Two flags are provided on each port (BUSY and INT). BUSY signals that the port is trying to access the same location currently being accessed by the other port. The interrupt flag (INT) permits communication between ports or systems by means of a mail box. The semaphores are used to pass a flag, or token, from one port to the other to indicate that a shared resource is in use. The semaphore logic is comprised of eight shared latches. Only one side can control the latch (semaphore) at any time. Control of a semaphore indicates that a shared resource is in use. An automatic power down feature is controlled independently on each port by a Chip Enable ( $\overline{CE}$ ) pin. The CYDC128B16 are available in 100-pin TQFP packages. # Selection Guide for $V_{CC}$ = 1.8 V | Description | CYDC128B16<br>-40 | CYDC128B16<br>-55 | Unit | |----------------------------------------------|-------------------|-------------------|------| | Port I/O Voltages (P1–P2) | 1.8 V–1.8 V | 1.8 V–1.8 V | | | Maximum Access Time | 40 | 55 | ns | | Typical Operating Current | 25 | 15 | mA | | Typical Standby Current for I <sub>SB1</sub> | 2 | 2 | μΑ | | Typical Standby Current for I <sub>SB3</sub> | 2 | 2 | μΑ | # Selection Guide for $V_{CC} = 2.5 \text{ V}$ | Description | CYDC128B16<br>-40 | CYDC128B16<br>-55 | Unit | |----------------------------------------------|-------------------|-------------------|------| | Port I/O Voltages (P1–P2) | 2.5 V-2.5 V | 2.5 V-2.5 V | | | Maximum Access Time | 40 | 55 | ns | | Typical Operating Current | 39 | 28 | mA | | Typical Standby Current for I <sub>SB1</sub> | 6 | 6 | μΑ | | Typical Standby Current for I <sub>SB3</sub> | 4 | 4 | μΑ | # Selection Guide for $V_{CC} = 3.0 \text{ V}$ | Description | CYDC128B16<br>-40 | CYDC128B16<br>-55 | Unit | |----------------------------------------------|-------------------|-------------------|------| | Port I/O Voltages (P1–P2) | 3.0 V-3.0 V | 3.0 V-3.0 V | | | Maximum Access Time | 40 | 55 | ns | | Typical Operating Current | 49 | 42 | mA | | Typical Standby Current for I <sub>SB1</sub> | 7 | 7 | μΑ | | Typical Standby Current for I <sub>SB3</sub> | 6 | 6 | μА | ## Top Level Block Diagram<sup>[1, 2]</sup> ### Notes - A<sub>0</sub>-A<sub>11</sub> for 4K devices; A<sub>0</sub>-A<sub>12</sub> for 8K devices; A<sub>0</sub>-A<sub>13</sub> for 16K devices. BUSY is an output in master mode and an input in slave mode. ## **Contents** | Pin Configurations | 5 | |--------------------------------------------|----| | Pin Definitions | 6 | | Functional Overview | 7 | | Power Supply | | | Write Operation | | | Read Operation | 7 | | Interrupts | 8 | | Busy | 8 | | Master/Slave | 8 | | Input Read Register | 8 | | Output Drive Register | 9 | | Semaphore Operation | 9 | | Architecture | 10 | | Maximum Ratings | 11 | | Operating Range | 11 | | Electrical Characteristics for VCC = 1.8 V | | | Electrical Characteristics for VCC = 2.5 V | 13 | | Electrical Characteristics for VCC = 3.0 V | 14 | | Capacitance | | | AC Test Loads and Waveforms | 15 | | Switching Characteristics for VCC = 1.8 V | 16 | |-------------------------------------------|----| | Switching Characteristics for VCC = 2.5 V | 18 | | Switching Characteristics for VCC = 3.0 V | 20 | | Switching Waveforms | 22 | | Ordering Information | 28 | | 8K × 16 1.8 V Asynchronous Dual-Port SRAM | | | Ordering Code Definitions | 28 | | Package Diagram | 29 | | Acronyms | 30 | | Document Conventions | 30 | | Units of Measure | 30 | | Document History Page | 31 | | Sales, Solutions, and Legal Information | 33 | | Worldwide Sales and Design Support | 33 | | Products | 33 | | PSoC® Solutions | 33 | | Cypress Developer Community | 33 | | Technical Support | 33 | ## **Pin Configurations** Figure 1. 100-pin TQFP pinout (Top View) [3] ### Note <sup>3.</sup> Leave this pin unconnected. No trace or power component can be connected to this pin. ## **Pin Definitions** | Left Port | Right Port | Description | | | | | |---------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | CEL | CER | Chip enable | | | | | | $R/\overline{W}_L$ | R/W <sub>R</sub> | Read/write enable | | | | | | ŌĒL | ŌĒ <sub>R</sub> | Output enable | | | | | | A <sub>0L</sub> -A <sub>13L</sub> | A <sub>0R</sub> -A <sub>13R</sub> | Address (A <sub>0</sub> –A <sub>11</sub> for 4K devices; A <sub>0</sub> –A <sub>12</sub> for 8K devices; A <sub>0</sub> –A <sub>13</sub> for 16K devices). | | | | | | I/O <sub>0L</sub> –I/O <sub>15L</sub> | I/O <sub>0R</sub> –I/O <sub>15R</sub> | Data bus input/output for ×16 devices; I/O <sub>0</sub> –I/O <sub>7</sub> for ×8 devices. | | | | | | <u>SEM</u> <sub>L</sub> | <u>SEM</u> <sub>R</sub> | Semaphore enable | | | | | | <del>UB</del> L | <del>UB</del> <sub>R</sub> | Upper byte select (I/O <sub>8</sub> –I/O <sub>15</sub> for ×16 devices; Not applicable for ×8 devices). | | | | | | <u>LB</u> ∟ | LB <sub>R</sub> | Lower byte select (I/O <sub>0</sub> –I/O <sub>7</sub> for ×16 devices; Not applicable for ×8 devices). | | | | | | ĪNT <sub>L</sub> | ĪNT <sub>R</sub> | Interrupt flag | | | | | | BUSY <sub>L</sub> | BUSYR | Busy flag | | | | | | IRR0 | , IRR1 | Input read register (IRR) for CYDC128B16. | | | | | | ODR0 | -ODR4 | Output drive register; these outputs are Open Drain. | | | | | | SF | EN | Special function enable | | | | | | M | 1/ <del>S</del> | Master or slave select | | | | | | V <sub>CC</sub> | | Core power | | | | | | GND | | Ground | | | | | | $V_{\mathrm{DDIOL}}$ | | Left port I/O voltage | | | | | | $V_{\mathrm{DDIOR}}$ | | Right port I/O voltage | | | | | | N | IC | No connect. Leave this pin unconnected. | | | | | ### **Functional Overview** ### **Power Supply** The core voltage ( $V_{\rm CC}$ ) can be 1.8 V, 2.5 V or 3.0 V, as long as it is lower than or equal to the I/O voltage. Each port can operate on independent I/O voltages. This is determined by what is connected to the $\rm V_{DDIOL}$ and $\rm V_{DDIOR}$ pins. The supported I/O standards are 1.8 V/2.5 V LVCMOS and 3.0 V LVTTL. ## Write Operation Data must be set up for a duration of t<sub>SD</sub> before the rising edge of R/W to guarantee a valid write. A write operation is controlled by either the R/W pin (see Figure 6 on page 23) or the CE pin (see Figure 7 on page 23). Required inputs for non-contention operations are summarized in Table 1. If a location is being written to by one port and the opposite port attempts to read that location, a port-to-port flowthrough delay must occur before the data is read on the output; otherwise the data read is not deterministic. Data will be valid on the port $t_{\mbox{\scriptsize DDD}}$ after the data is presented on the other port. ### **Read Operation** When reading the device, the user must assert both the $\overline{\text{OE}}$ and $\overline{\text{CE}}$ pins. Data will be available $t_{\text{ACE}}$ after $\overline{\text{CE}}$ or $t_{\text{DOE}}$ after $\overline{\text{OE}}$ is asserted. If the user wishes to access a semaphore flag, then the $\overline{\text{SEM}}$ pin must be asserted instead of the $\overline{\text{CE}}$ pin, and $\overline{\text{OE}}$ must also be asserted. Table 1. Non-Contending Read/Write | | | Inp | uts | | | Outp | uts <sup>[4]</sup> | Operation | |----|-----|-----|-----|----|-----|-------------------------------------|------------------------------------|--------------------------------------------| | CE | R/W | OE | UB | LB | SEM | I/O <sub>8</sub> -I/O <sub>15</sub> | I/O <sub>0</sub> –I/O <sub>7</sub> | Operation | | Н | Х | Х | Х | Х | Н | High Z | High Z | Deselected: power down | | Х | Х | Х | Н | Н | Н | High Z | High Z | Deselected: power down | | L | L | Х | L | Н | Н | Data In | High Z | Write to upper byte only | | L | L | Х | Н | L | Н | High Z | Data In | Write to lower byte only | | L | L | Х | L | L | Н | Data In | Data In | Write to both bytes | | L | Н | L | L | Н | Н | Data Out | High Z | Read upper byte only | | L | Н | L | Н | L | Н | High Z | Data Out | Read lower byte only | | L | Н | L | L | L | Н | Data Out | Data Out | Read both bytes | | Х | Х | Н | Х | Х | Х | High Z | High Z | Outputs disabled | | Н | Н | L | Х | Х | L | Data Out | Data Out | Read data in semaphore flag | | Х | Н | L | Н | Н | L | Data Out | Data Out | Read data in semaphore flag | | Н | | Х | Х | Х | L | Data In | Data In | Write D <sub>IN0</sub> into semaphore flag | | Х | | Х | Н | Н | L | Data In | Data In | Write D <sub>INO</sub> into semaphore flag | | L | Х | Х | L | Х | L | | | Not allowed | | L | Х | Х | Х | L | L | | | Not allowed | ### Note This column applies to ×16 devices only. ### Interrupts The upper two memory locations may be used for message passing. The highest memory location (1FFF for the CYDC128B16) is the mailbox for the right port and the second highest memory location (1FFE for the CYDC128B16) is the mailbox for the left port. When one port writes to the other port's mailbox, an interrupt is generated to the owner. The interrupt is reset when the owner reads the contents of the mailbox. The message is user-defined. Each port can read the other port's mailbox without resetting the interrupt. The active state of the busy signal (to a port) prevents the port from setting the interrupt to the winning port. Also, an active busy to a port prevents that port from reading its own mailbox and, thus, resetting the interrupt to it. If an application does not require message passing, do not connect the interrupt pin to the processor's interrupt request input pin. On power up, an initialization program should be run and the interrupts for both ports must be read to reset them. The operation of the interrupts and their interaction with Busy are summarized in Table 2. Table 2. Interrupt Operation Example (Assumes $\overline{BUSY}_L = \overline{BUSY}_R = HIGH)$ [5] | Function | Left Port | | | | | Right Port | | | | | |-----------------------------------|------------------|-----|-----|---------------------|------------------|------------------|-----|-----|---------------------|------------------| | runction | R/W <sub>L</sub> | CEL | OEL | A <sub>0L-13L</sub> | INTL | R/W <sub>R</sub> | CER | OER | A <sub>0R-13R</sub> | INT <sub>R</sub> | | Set right INT <sub>R</sub> flag | L | L | Х | 3FFF <sup>[6]</sup> | Х | Х | Х | Х | Х | L <sup>[7]</sup> | | Reset right INT <sub>R</sub> flag | Х | Х | Х | Х | Х | Х | L | L | 3FFF <sup>[6]</sup> | H <sup>[8]</sup> | | Set left INT <sub>L</sub> flag | Х | Х | Х | Х | L[8] | L | L | Х | 3FFE <sup>[6]</sup> | Х | | Reset left INT <sub>L</sub> flag | Х | L | L | 3FFE <sup>[6]</sup> | H <sup>[7]</sup> | Х | Х | Х | Х | Х | ## Busy The CYDC128B16 provide on-chip arbitration to resolve simultaneous memory location access (contention). If both ports' CEs are asserted and an address match occurs within tps of each other, the busy logic determines which port has access. If t<sub>PS</sub> is violated, one port will definitely gain permission to the location, but it is not predictable which port gets that permission. BUSY will be asserted t<sub>BLA</sub> after an address match or t<sub>BLC</sub> after CE is taken LOW. ### Master/Slave A $M/\overline{S}$ pin is provided to expand the word width by configuring the device as either a master or a slave. The BUSY output of the master is connected to the BUSY input of the slave. This will allow the device to interface to a master device with no external components. Writing to slave devices must be delayed until after the BUSY input has settled (t<sub>BLC</sub> or t<sub>BLA</sub>), otherwise, the slave chip may begin a write cycle during a contention situation. When tied HIGH, the M/S pin allows the device to be used as a master and, therefore, the BUSY line is an output. BUSY can then be used to send the arbitration outcome to a slave. ### Input Read Register The Input Read Register (IRR) captures the status of two external input devices that are connected to the Input Read pins. The contents of the IRR read from address x0000 from either port. During reads from the IRR, DQ0 and DQ1 are valid bits and DQ<15:2> are don't care. Writes to address x0000 are not allowed from either port. Address x0000 is not available for standard memory accesses when $\overline{SFEN} = V_{IL}$ . When $\overline{SFEN} = V_{IH}$ , address x0000 is available for memory accesses. The inputs will be 1.8-V/2.5-V LVCMOS or 3.0-V LVTTL, depending on the core voltage supply (V<sub>CC</sub>). Refer to Table 3 for Input Read Register operation. Table 3. Input Read Register Operation [9, 10] | SFEN | CE | R/W | OE | UB | LB | ADDR | I/O <sub>0</sub> -I/O <sub>1</sub> | I/O <sub>2</sub> -I/O <sub>15</sub> | Mode | |------|----|-----|----|----|----|-----------|------------------------------------|-------------------------------------|------------------------| | Н | L | Н | L | L | L | x0000-Max | VALID <sup>[11]</sup> | VALID <sup>[11]</sup> | Standard memory access | | L | L | Н | L | Х | L | x0000 | VALID <sup>[12]</sup> | Х | IRR read | ### Notes - 5. See Interrupts Functional Description for specific highest memory locations by device. - See Functional Description for specific addresses by device. - 7. If $\overline{BUSY}_L = L$ , then no change. - 8. If BUSY<sub>R</sub> = L, then no change. 9. SFEN = V<sub>IL</sub> for IRR reads. - 10. SFEN active when either CE<sub>L</sub> = V<sub>IL</sub> or CE<sub>R</sub> = V<sub>IL</sub>. It is <u>inactive</u> when CE<sub>L</sub> = CE<sub>R</sub> = V<sub>IH</sub>. 11. <u>UB</u> or LB = V<sub>IL</sub>. If <u>LB</u> = V<sub>IL</sub>, then DQ<7:0> are valid. If <u>UB</u> = V<sub>IL</sub> then DQ<15:8> are valid. 12. <u>LB</u> must be active (LB = V<sub>IL</sub>) for these bits to be valid. ### Output Drive Register The Output Drive Register (ODR) determines the state of up to five external binary state devices by providing a path to V<sub>SS</sub> for the external circuit. These outputs are Open Drain. The five external devices can operate at different voltages $(1.5 \text{ V} \le \text{V}_{DDIO} \le 3.5 \text{ V})$ but the combined current cannot exceed 40 mA (8 mA max for each external device). The status of the ODR bits are set using standard write accesses from either port to address x0001 with a "1" corresponding to on and "0" corresponding to off. The status of the ODR bits can be read with a standard read access to address x0001. When $\overline{SFEN} = V_{IL}$ , the ODR is active and address x0001 is not available for memory accesses. When SFEN = $V_{IH}$ , the ODR is inactive and address x0001 can be used for standard accesses. During reads and writes to ODR DQ<4:0> are valid and DQ<15:5> are don't care. Refer to Table 4 for Output Drive Register operation. Table 4. Output Drive Register [13] | SFEN | CE | R/W | OE | UB | LB | ADDR | | I/O <sub>5</sub> -I/O <sub>15</sub> | | |------|----|-----|-------------------|-------------------|-------------------|-----------|-----------------------|-------------------------------------|-------------------------------| | Н | L | Η | X <sup>[14]</sup> | L <sup>[15]</sup> | L <sup>[15]</sup> | x0000-Max | VALID <sup>[15]</sup> | VALID <sup>[15]</sup> | Standard memory access | | L | L | L | Х | Х | L | x0001 | VALID <sup>[16]</sup> | Х | ODR write <sup>[13, 17]</sup> | | L | L | Н | L | Х | L | x0001 | VALID <sup>[16]</sup> | Х | ODR read <sup>[13]</sup> | ## **Semaphore Operation** The CYDC128B16 provides eight semaphore latches that are separate from the dual-port memory locations. Semaphores are used to reserve resources that are shared between the two ports. The state of the semaphore indicates that a resource is in use. For example, if the left port wants to request a given resource, it sets a latch by writing a zero to a semaphore location. The left port then verifies its success in setting the latch by reading it. After writing to the semaphore, SEM or OE must be deasserted for t<sub>SOP</sub> before attempting to read the semaphore. The semaphore value will be available $t_{SWRD}$ + $t_{DOE}$ after the rising edge of the semaphore write. If the left port was successful (reads a zero), it assumes control of the shared resource, otherwise (reads a one) it assumes the right port has control and continues to poll the semaphore. When the right side has relinquished control of the semaphore (by writing a one), the left side succeeds in gaining control of the semaphore. If the left side no longer requires the semaphore, a one is written to cancel its request. Semaphores are accessed by asserting $\overline{\text{SEM}}$ LOW. The $\overline{\text{SEM}}$ pin functions as a chip select for the semaphore latches (CE must remain HIGH <u>during SEM</u> LOW). $A_{0-2}$ represents the semaphore address. OE and R/W are used in the same manner as a normal memory access. When writing or reading a semaphore, the other address pins have no effect. When writing to the semaphore, only $I/O_0$ is used. If a zero is written to the left port of an available semaphore, a one appears at the same semaphore address on the right port. That semaphore can now only be modified by the side showing zero (the left port in this case). If the left port now relinquishes control by writing a one to the semaphore, the semaphore will be set to one for both sides. However, if the right port had requested the semaphore (written a zero) while the left port had control, the right port would immediately own the semaphore as soon as the left port released it. Table 5 shows sample semaphore operations. Table 5. Semaphore Operation Example | Function | I/O <sub>0</sub> -I/O <sub>15</sub> Left | I/O <sub>0</sub> –I/O <sub>15</sub> Right | Status | |----------------------------------|------------------------------------------|-------------------------------------------|--------------------------------------------------------| | No action | 1 | 1 | Semaphore-free | | Left port writes 0 to semaphore | 0 | 1 | Left port has semaphore token | | Right port writes 0 to semaphore | 0 | 1 | No change. Right side has no write access to semaphore | | Left port writes 1 to semaphore | 1 | 0 | Right port obtains semaphore token | | Left port writes 0 to semaphore | 1 | 0 | No change. Left port has no write access to semaphore | | Right port writes 1 to semaphore | 0 | 1 | Left port obtains semaphore token | | Left port writes 1 to semaphore | 1 | 1 | Semaphore-free | | Right port writes 0 to semaphore | 1 | 0 | Right port has semaphore token | | Right port writes 1 to semaphore | 1 | 1 | Semaphore free | | Left port writes 0 to semaphore | 0 | 1 | Left port has semaphore token | | Left port writes 1 to semaphore | 1 | 1 | Semaphore-free | 13. SFEN = $V_{IL}$ for ODR reads and writes. 14. Output enable must be low (OE = V<sub>IL</sub>) during reads for valid data to be output. 15. <u>UB</u> or <u>LB</u> = V<sub>IL</sub>. If <u>LB</u> = V<sub>IL</sub>, then DQ<7:0> are valid. If <u>UB</u> = V<sub>IL</sub> then DQ<15:8> are valid. 16. <u>LB</u> must be active (<u>LB</u> = V<sub>IL</sub>) for these bits to be valid. 17. During ODR writes data will also be written to the memory. When reading a semaphore, all 16/8 data lines output the semaphore value. The read value is latched in an output register to prevent the semaphore from changing state during a write from the other port. If both ports attempt to access the semaphore within $t_{\rm SPS}$ of each other, the semaphore will definitely be obtained by one side or the other, but there is no guarantee which side controls the semaphore. On power up, both ports should write "1" to all eight semaphores. ## **Architecture** The CYDC128B16 consists of an array of 4K, 8K, or 16K words of 16 dual-port RAM cells, I/O and address lines, and control signals $(\overline{CE}, \overline{OE}, R/\overline{W})$ . These control pins permit independent access for reads or writes to any location in memory. To handle simultaneous writes/reads to the same location, a BUSY pin is provided on each port. Two Interrupt ( $\overline{INT}$ ) pins can be used for port-to-port communication. Two Semaphore ( $\overline{SEM}$ ) control pins are used for allocating shared resources. With the M/S pin, the device can function as a master ( $\overline{BUSY}$ pins are outputs) or as a slave ( $\overline{BUSY}$ pins are inputs). The device also has an automatic power down feature controlled by $\overline{CE}$ . Each port is provided with its own output enable control ( $\overline{OE}$ ), which allows data to be read from the device. ## **Maximum Ratings** Exceeding maximum ratings<sup>[18]</sup> may impair the useful life of the device. These user guidelines are not tested. Storage temperature ......-65°C to +150°C Ambient temperature Supply voltage to ground potential .....-0.5 V to +3.3 V DC voltage applied to outputs DC input voltage<sup>[19]</sup> .....-0.5 V to $V_{CC}$ + 0.5 V | Output current into outputs (LOW) | 90 mA | |-----------------------------------|----------| | Static discharge voltage | > 2000 V | | Latch up current | > 200 mA | ## **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |------------|---------------------|----------------------------------------------------| | Commercial | 0 °C to +70 °C | 1.8 V ± 100 mV<br>2.5 V ± 100 mV<br>3.0 V ± 300 mV | | Industrial | –40 °C to +85 °C | 1.8 V ± 100 mV<br>2.5 V ± 100 mV<br>3.0 V ± 300 mV | # Electrical Characteristics for $V_{CC}$ = 1.8 V | | | | | CYE | C128 | B16 | CYI | DC128 | B16 | | |----------------------|----------------------------------------------------|-------------------|-------------------|-------------------------|------|-------------------------|-------------------------|-------|-------------------------|------| | Parameter | Description | | | | -40 | | | -55 | | Unit | | | | P1 I/O<br>Voltage | P2 I/O<br>Voltage | Min | Тур | Max | Min | Тур | Max | | | V <sub>OH</sub> | Output HIGH voltage<br>(I <sub>OH</sub> = –100 μA) | 1.8 V (a | ny port) | V <sub>DDIO</sub> – 0.2 | - | _ | V <sub>DDIO</sub> – 0.2 | _ | _ | V | | | Output HIGH voltage (I <sub>OH</sub> = –2 mA) | 2.5 V (a | ny port) | 2.0 | - | _ | 2.0 | _ | _ | V | | | Output HIGH voltage (I <sub>OH</sub> = –2 mA) | 3.0 V (a | ny port) | 2.1 | - | _ | 2.1 | _ | _ | V | | V <sub>OL</sub> | Output LOW voltage (I <sub>OL</sub> = 100 μA) | 1.8 V (a | ny port) | - | _ | 0.2 | - | _ | 0.2 | V | | | Output HIGH voltage (I <sub>OL</sub> = 2 mA) | 2.5 V (a | ny port) | _ | _ | 0.4 | _ | _ | 0.4 | V | | | Output HIGH voltage (I <sub>OL</sub> = 2 mA) | 3.0 V (a | ny port) | _ | _ | 0.4 | _ | _ | 0.4 | V | | V <sub>OL</sub> ODR | ODR Output LOW voltage | 1.8 V (a | ny port) | - | _ | 0.2 | _ | _ | 0.2 | V | | | (I <sub>OL</sub> = 8 mA) | 2.5 V (a | ny port) | _ | _ | 0.2 | _ | _ | 0.2 | V | | | | 3.0 V (a | ny port) | - | - | 0.2 | = | _ | 0.2 | V | | $V_{IH}$ | Input HIGH voltage | 1.8 V (a | ny port) | 1.2 | - | V <sub>DDIO</sub> + 0.2 | 1.2 | _ | V <sub>DDIO</sub> + 0.2 | V | | | | 2.5 V (a | ny port) | 1.7 | _ | $V_{DDIO} + 0.3$ | 1.7 | _ | $V_{DDIO} + 0.3$ | V | | | | 3.0 V (a | ny port) | 2.0 | _ | $V_{DDIO} + 0.2$ | 2.0 | _ | V <sub>DDIO</sub> + 0.2 | V | | $V_{IL}$ | Input LOW voltage | 1.8 V (a | ny port) | -0.2 | - | 0.4 | -0.2 | _ | 0.4 | V | | | | 2.5 V (a | ny port) | -0.3 | - | 0.6 | -0.3 | _ | 0.6 | V | | | | 3.0 V (a | ny port) | -0.2 | - | 0.7 | -0.2 | _ | 0.7 | V | | I <sub>OZ</sub> | Output leakage current | 1.8 V | 1.8 V | -1 | - | 1 | -1 | _ | 1 | μΑ | | | | 2.5 V | 2.5 V | -1 | _ | 1 | <b>–1</b> | _ | 1 | μΑ | | | | 3.0 V | 3.0 V | <b>–1</b> | _ | 1 | <b>–1</b> | _ | 1 | μΑ | | I <sub>CEX</sub> ODR | ODR output leakage | 1.8 V | 1.8 V | -1 | _ | 1 | <b>-1</b> | _ | 1 | μΑ | | | current. $\dot{V}_{OUT} = V_{DDIO}$ | 2.5 V | 2.5 V | <b>–</b> 1 | _ | 1 | <b>–</b> 1 | _ | 1 | μΑ | | | | 3.0 V | 3.0 V | <b>–</b> 1 | _ | 1 | <b>–</b> 1 | _ | 1 | μΑ | <sup>18.</sup> The voltage on any input or I/O pin can not exceed the power pin during power-up. 19. Pulse width < 20 ns.</p> # Electrical Characteristics for $V_{CC}$ = 1.8 V (continued) Over the Operating Range | | | | | | CY | DC128 | B16 | CY | DC128 | B16 | | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|-------------------|------------|-------|-----|------------|-------|-----|------| | Parameter | Descript | ion | | | | -40 | | | -55 | | Unit | | | | | P1 I/O<br>Voltage | P2 I/O<br>Voltage | Min | Тур | Max | Min | Тур | Max | | | I <sub>IX</sub> | Input leakage cui | rrent | 1.8 V | 1.8 V | <b>–</b> 1 | _ | 1 | -1 | _ | 1 | μА | | | | | 2.5 V | 2.5 V | <b>–1</b> | _ | 1 | <b>–</b> 1 | _ | 1 | μΑ | | | | | 3.0 V | 3.0 V | <b>–1</b> | _ | 1 | <b>–1</b> | _ | 1 | μΑ | | Icc | Operating current (V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA) Outputs Disabled | Industrial | 1.8 V | 1.8 V | _ | 25 | 40 | _ | 15 | 25 | mA | | I <sub>SB1</sub> | $\begin{array}{l} \text{Standby current} \\ \text{(both Ports TTL} \\ \text{Level)} \\ \text{CE}_{L} \text{ and CE}_{R} \geq \\ \text{V}_{CC} - 0.2, \\ \text{SEM}_{L} = \text{SEM}_{R} = \\ \text{V}_{CC} - 0.2, \\ \text{f} = f_{MAX} \end{array}$ | Industrial | 1.8 V | 1.8 V | | 2 | 6 | | 2 | 6 | μА | | I <sub>SB2</sub> | Standby current (one port TTL $\underline{level}$ ) $\underline{CE_L}$ $ CE_R \ge V_{IH}$ , $f = f_{MAX}$ | Industrial | 1.8 V | 1.8 V | | 8.5 | 18 | | 8.5 | 14 | mA | | I <sub>SB3</sub> | $\begin{array}{l} \text{Standby current} \\ \text{(both ports} \\ \text{CMOS leyel)} \\ \text{CE}_L \text{ and CE}_R \geq \\ \text{V}_{CC} - 0.2, \\ \text{SEM}_L \text{ and} \\ \text{SEM}_R > \text{V}_{CC} - \\ 0.2, \text{ f} = 0 \end{array}$ | Industrial | 1.8 V | 1.8 V | | 2 | 6 | | 2 | 6 | μА | | I <sub>SB4</sub> | Standby current<br>(one port CMOS<br>level)<br>CE <sub>L</sub> CE <sub>B</sub> ≥ V <sub>IH</sub> ,<br>f = f <sub>MAX</sub> <sup>[20]</sup> | Industrial | 1.8 V | 1.8 V | | 8.5 | 18 | | 8.5 | 14 | mA | ## Note Document Number: 001-01638 Rev. \*J <sup>20.</sup> MAX = 1/t<sub>RC</sub> = All inputs cycling at f = 1/t<sub>RC</sub> (except output enable). f = 0 means no address or control lines change. This applies only to inputs at CMOS level standby I<sub>SB3</sub>. # Electrical Characteristics for $V_{CC}$ = 2.5 V Over the Operating Range | | | | | | ( | CYDC | 128B16 | ( | CYDC | 128B16 | | |----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------|-------------------|------------|------|-------------------------|------|------|-------------------------|------| | Parameter | Description | | | | | -4 | 10 | | -( | 55 | Unit | | - urumotor | | | P1 I/O<br>Voltage | P2 I/O<br>Voltage | Min | Тур | Max | Min | Тур | Max | | | V <sub>OH</sub> | Output HIGH voltage (I <sub>OH</sub> = - | -2 mA) | 2.5 V (a | ny port) | 2.0 | _ | - | 2.0 | _ | _ | V | | | Output HIGH voltage (I <sub>OH</sub> = - | -2 mA) | 3.0 V (a | ny port) | 2.1 | _ | - | 2.1 | - | - | V | | $V_{OL}$ | Output LOW voltage (I <sub>OL</sub> = 2 | mA) | 2.5 V (a | ny port) | _ | _ | 0.4 | - | _ | 0.4 | V | | | Output LOW voltage (I <sub>OL</sub> = 2 | mA) | 3.0 V (a | ny port) | _ | _ | 0.4 | - | - | 0.4 | V | | V <sub>OL</sub> ODR | ODR Output LOW voltage (I <sub>C</sub> | <sub>DL</sub> = 8 mA) | 2.5 V (a | ny port) | _ | _ | 0.2 | - | - | 0.2 | V | | | | | 3.0 V (a | ny port) | _ | _ | 0.2 | - | - | 0.2 | V | | V <sub>IH</sub> | Input HIGH voltage | | 2.5 V (a | ny port) | 1.7 | _ | V <sub>DDIO</sub> + 0.3 | 1.7 | _ | V <sub>DDIO</sub> + 0.3 | V | | | | | 3.0 V (a | ny port) | 2.0 | _ | V <sub>DDIO</sub> + 0.2 | 2.0 | _ | V <sub>DDIO</sub> + 0.2 | V | | V <sub>IL</sub> | Input LOW voltage | | 2.5 V (a | ny port) | -0.3 | _ | 0.6 | -0.3 | _ | 0.6 | V | | | | | 3.0 V (a | ny port) | -0.2 | _ | 0.7 | -0.2 | 1 | 0.7 | V | | I <sub>OZ</sub> | Output leakage current | | 2.5 V | 2.5 V | <b>–</b> 1 | _ | 1 | -1 | 1 | 1 | μΑ | | | | | 3.0 V | 3.0 V | <b>–</b> 1 | _ | 1 | -1 | 1 | 1 | μΑ | | I <sub>CEX</sub> ODR | ODR output leakage current. | | 2.5 V | 2.5 V | <b>–</b> 1 | _ | 1 | -1 | 1 | 1 | μΑ | | | $V_{OUT} = V_{CC}$ | | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | _ | 1 | μΑ | | I <sub>IX</sub> | Input leakage current | | 2.5 V | 2.5 V | -1 | _ | 1 | -1 | _ | 1 | μΑ | | | | | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | - | 1 | μΑ | | I <sub>CC</sub> | Operating current (V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA) Outputs disabled | Industrial | 2.5 V | 2.5 V | _ | 39 | 55 | _ | 28 | 40 | mA | | I <sub>SB1</sub> | $ \begin{array}{l} \text{Standby current} \\ \text{(both ports TTL level)} \\ \text{CE}_L \text{ and CE}_R \geq \text{V}_{CC} - 0.2, \\ \text{SEM}\ _L = \text{SEM}_R = \text{V}_{CC} - 0.2, \\ \text{f} = \text{f}_{MAX} \end{array} $ | Industrial | 2.5 V | 2.5 V | | 6 | 8 | | 6 | 8 | μΑ | | I <sub>SB2</sub> | Standby current<br>(one port TTL level)<br>$CE_L \mid CE_R \ge V_{IH}$ , $f = f_{MAX}$ | Industrial | 2.5 V | 2.5 V | | 21 | 30 | | 18 | 25 | mA | | I <sub>SB3</sub> | $ \begin{array}{l} \text{Standby current} \\ \underline{\text{(both ports CMOS level)}} \\ \underline{\text{CE}_L \text{ and } \text{CE}_R} \geq \text{V}_{CC} - 0.2\text{V}, \\ \text{SEM}_L \text{ and } \text{SEM}_R > \text{V}_{CC} - 0.2, \\ \text{f} = 0 \end{array} $ | Industrial | 2.5 V | 2.5 V | | 4 | 6 | | 4 | 6 | μА | | I <sub>SB4</sub> | Standby current<br>(one port CMOS level)<br>$CE_L \mid CE_R \ge V_{IH}$ , $f = f_{MAX}^{[21]}$ | Industrial | 2.5 V | 2.5 V | | 21 | 30 | | 18 | 25 | mA | ### Note Document Number: 001-01638 Rev. \*J <sup>21.</sup> MAX = 1/t<sub>RC</sub> = All inputs cycling at f = 1/t<sub>RC</sub> (except output enable). f = 0 means no address or control lines change. This applies only to inputs at CMOS level standby I<sub>SB3</sub>. # Electrical Characteristics for $V_{CC}$ = 3.0 V Over the Operating Range | | | | | | ( | CYDC | 128B16 | ( | CYDC | 128B16 | | |----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|-------------------|-------------------|------|------|----------------------|------|------|----------------------|------| | Parameter | Description | | | | | -4 | 40 | | ( | 55 | Unit | | | | | P1 I/O<br>Voltage | P2 I/O<br>Voltage | Min | Тур | Max | Min | Тур | Max | | | $V_{OH}$ | Output HIGH voltage (I <sub>OH</sub> = - | 2 mA) | 3.0 V (a | ny port) | 2.1 | _ | | 2.1 | ı | _ | V | | $V_{OL}$ | Output LOW voltage (I <sub>OL</sub> = 2 | mA) | 3.0 V (a | iny port) | _ | _ | 0.4 | ı | ı | 0.4 | V | | $V_{OL}$ ODR | ODR output LOW voltage (I <sub>Ol</sub> | _ = 8 mA) | 3.0 V (a | ny port) | _ | _ | 0.2 | ı | ı | 0.2 | V | | $V_{IH}$ | Input HIGH voltage | | 3.0 V (a | ny port) | 2.0 | _ | $V_{\rm DDIO}$ + 0.2 | 2.0 | ı | $V_{\rm DDIO}$ + 0.2 | V | | $V_{IL}$ | Input LOW voltage | | 3.0 V (a | ny port) | -0.2 | _ | 0.7 | -0.2 | ı | 0.7 | V | | I <sub>OZ</sub> | Output leakage current | | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | _ | 1 | μΑ | | I <sub>CEX</sub> ODR | ODR output leakage current. \ | <sub>OUT</sub> = V <sub>CC</sub> | 3.0 V | 3.0 V | -1 | _ | 1 | -1 | - | 1 | μΑ | | I <sub>IX</sub> | Input leakage current | | 3.0V | 3.0 V | -1 | _ | 1 | -1 | - | 1 | μА | | I <sub>CC</sub> | Operating current (V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA) Outputs disabled | Industrial | 3.0V | 3.0 V | _ | 49 | 70 | _ | 42 | 60 | mA | | I <sub>SB1</sub> | Standby current (both ports TTL Level) $CE_L$ and $CE_R \ge V_{CC} - 0.2$ , $SEM_L = SEM_R = V_{CC} - 0.2$ , $f = f_{MAX}$ | Industrial | 3.0 V | 3.0 V | | 7 | 10 | | 7 | 10 | μА | | I <sub>SB2</sub> | Standby current<br>(one port TTL Level)<br>CE <sub>L</sub> CE <sub>R</sub> ≥ V <sub>IH</sub> , f = f <sub>MAX</sub> | Industrial | 3.0 V | 3.0 V | | 28 | 40 | | 25 | 35 | mA | | I <sub>SB3</sub> | Standby current (both ports CMOS Level) $\overline{CE}_L$ and $\overline{CE}_R \ge V_{CC} - 0.2$ , $\overline{SEM}_L$ and $\overline{SEM}_R > V_{CC} - 0.2$ , $\overline{f} = 0$ | Industrial | 3.0 V | 3.0 V | | 6 | 8 | | 6 | 8 | μА | | I <sub>SB4</sub> | | Industrial | 3.0 V | 3.0 V | | 28 | 40 | | 25 | 35 | mA | Document Number: 001-01638 Rev. \*J Note 22. MAX = 1/t<sub>RC</sub> = All inputs cycling at f = 1/t<sub>RC</sub> (except output enable). f = 0 means no address or control lines change. This applies only to inputs at CMOS level standby ## Capacitance | Parameter [23] | Description | Test Conditions | Max | Unit | |------------------|--------------------|------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz},$ | 9 | pF | | C <sub>OUT</sub> | Output capacitance | V <sub>CC</sub> = 3.0 V | 10 | pF | ## **AC Test Loads and Waveforms** Figure 2. AC Test Loads and Waveforms ## (a) Normal Load (Load 1) | | 3.0V/2.5V | 1.8V | |----|-----------|--------| | R1 | 1022Ω | 13500Ω | | R2 | 792Ω | 10800Ω | # (b) Thévenin Equivalent (Load 1) ALL INPUT PULSES ### (c) Three-State Delay (Load 2) (Used for $t_{LZ},\,t_{HZ},\,t_{HZWE},$ and $t_{LZWE}$ including scope and jig) ### Note <sup>23.</sup> Tested initially and after any design or process changes that may affect these parameters. ## Switching Characteristics for $V_{CC} = 1.8 \text{ V}$ | | | CYDC | 128B16 | CYDC | 128B16 | | |-------------------------------------------|-------------------------------------|----------|--------|------|--------|------| | Parameter [24] | Description | - | 40 | - | 55 | Unit | | | | Min | Max | Min | Max | | | Read Cycle | | · | | | | | | t <sub>RC</sub> | Read cycle time | 40 | _ | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 40 | _ | 55 | ns | | t <sub>OHA</sub> | Output hold from address change | 5 | - | 5 | _ | ns | | t <sub>ACE</sub> <sup>[25]</sup> | CE LOW to data valid | _ | 40 | _ | 55 | ns | | t <sub>DOF</sub> | OE LOW to data valid | _ | 25 | _ | 30 | ns | | | OE Low to Low Z | 5 | _ | 5 | _ | ns | | t <sub>HZOE</sub> [26, 27, 28] | OE HIGH to High Z | _ | 15 | | 25 | ns | | t <sub>LZCE</sub> <sup>[26, 27, 28]</sup> | CE LOW to Low Z | 5 | _ | 5 | _ | ns | | t <sub>HZCE</sub> <sup>[26, 27, 28]</sup> | CE HIGH to High Z | _ | 15 | _ | 25 | ns | | t <sub>PU</sub> <sup>[28]</sup> | CE LOW to power up | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> <sup>[28]</sup> | CE HIGH to power down | _ | 40 | _ | 55 | ns | | t <sub>ABE</sub> <sup>[25]</sup> | Byte enable access time | _ | 40 | _ | 55 | ns | | Write Cycle | | <u>.</u> | | | | | | t <sub>WC</sub> | Write cycle time | 40 | _ | 55 | _ | ns | | t <sub>SCE</sub> <sup>[25]</sup> | CE LOW to write end | 30 | _ | 45 | _ | ns | | t <sub>AW</sub> | Address valid to write end | 30 | _ | 45 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> <sup>[25]</sup> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | Write pulse width | 25 | _ | 40 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 20 | _ | 30 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> <sup>[27, 28]</sup> | R/W LOW to High Z | _ | 15 | _ | 25 | ns | | t <sub>LZWE</sub> <sup>[27, 28]</sup> | R/W HIGH to Low Z | 0 | _ | 0 | _ | ns | | t <sub>WDD</sub> <sup>[29]</sup> | Write pulse to data delay | _ | 55 | _ | 80 | ns | | t <sub>DDD</sub> <sup>[29]</sup> | Write data valid to read data valid | _ | 55 | _ | 80 | ns | <sup>24.</sup> Test conditions assume signal transition time of 3 ns or less, timing reference levels of V<sub>CC</sub>/2, input pulse levels of 0 to V<sub>CC</sub>, and output loading of the specified I<sub>OI</sub>/I<sub>OH</sub> and 30-pF load capacitance. 25. To access RAM, $\overline{CE}$ = L, $\overline{UB}$ = L, $\overline{SEM}$ = H. To access semaphore, $\overline{CE}$ = H and $\overline{SEM}$ = L. Either condition must be valid for the entire t<sub>SCE</sub> time. <sup>26.</sup> At any given temperature and voltage condition for any given device, $t_{HZCE}$ is less than $t_{LZCE}$ and $t_{HZOE}$ is less than $t_{LZCE}$ . <sup>27.</sup> Test conditions used are Load 3. <sup>28.</sup> This parameter is guaranteed but not tested. For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Busy <sup>29.</sup> For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Busy waveform. # Switching Characteristics for $V_{CC}$ = 1.8 V (continued) | | | CYDC | 128B16 | CYDC1 | 28B16 | | |----------------------------------|-----------------------------------|------|--------|-------|-------|------| | Parameter [24] | Description | | 40 | -5 | i5 | Unit | | | | Min | Max | Min | Max | | | Busy Timing <sup>[3</sup> | 30] | | | | | • | | t <sub>BLA</sub> | BUSY LOW from address match | _ | 30 | _ | 45 | ns | | t <sub>BHA</sub> | BUSY HIGH from address mismatch | _ | 30 | _ | 45 | ns | | t <sub>BLC</sub> | BUSY LOW from CE LOW | _ | 30 | _ | 45 | ns | | t <sub>BHC</sub> | BUSY HIGH from CE HIGH | _ | 30 | _ | 45 | ns | | t <sub>PS</sub> <sup>[31]</sup> | Port setup for priority | 5 | _ | 5 | - | ns | | t <sub>WB</sub> | R/W HIGH after BUSY (Slave) | 0 | _ | 0 | _ | ns | | t <sub>WH</sub> | R/W HIGH after BUSY HIGH (Slave) | 20 | _ | 35 | _ | ns | | t <sub>BDD</sub> <sup>[32]</sup> | BUSY HIGH to data valid | _ | 30 | _ | 40 | ns | | Interrupt Timi | ng <sup>[30]</sup> | | | | | | | t <sub>INS</sub> | INT set time | _ | 35 | _ | 45 | ns | | t <sub>INR</sub> | INT reset time | _ | 35 | _ | 45 | ns | | Semaphore T | iming | | | | | | | t <sub>SOP</sub> | SEM flag update pulse (OE or SEM) | 10 | _ | 15 | _ | ns | | t <sub>SWRD</sub> | SEM flag write to read time | 10 | _ | 10 | _ | ns | | t <sub>SPS</sub> | SEM flag contention window | 10 | - | 10 | _ | ns | | t <sub>SAA</sub> | SEM address access time | _ | 40 | _ | 55 | ns | Notes 30. Test conditions used are Load 2. 31. Add 2ns to this value when the I/O ports are operating at different voltages. 32. t<sub>BDD</sub> is a calculated parameter and is the greater of t<sub>WDD</sub>-t<sub>PWE</sub> (actual) or t<sub>DDD</sub>-t<sub>SD</sub> (actual). ## Switching Characteristics for $V_{CC} = 2.5 \text{ V}$ | | | CYDC | 128B16 | CYDC | 128B16 | | |----------------------------------|-------------------------------------|----------|--------|------|--------|------| | Parameter | Description | - | 40 | | 55 | Unit | | | | Min | Max | Min | Max | | | Read Cycle | | <u>.</u> | | | | | | t <sub>RC</sub> | Read cycle time | 40 | _ | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 40 | _ | 55 | ns | | t <sub>OHA</sub> | Output hold from address change | 5 | _ | 5 | _ | ns | | t <sub>ACE</sub> <sup>[33]</sup> | CE LOW to data valid | _ | 40 | _ | 55 | ns | | tnoe | OE LOW to data valid | _ | 25 | _ | 30 | ns | | t <sub>LZOE</sub> [34, 35, 36] | OE LOW to low Z | 2 | _ | 2 | _ | ns | | t <sub>HZOE</sub> [34, 35, 36] | OE HIGH to high Z | _ | 15 | _ | 15 | ns | | t <sub>LZCE</sub> [34, 35, 36] | CE LOW to low Z | 2 | _ | 2 | _ | ns | | t <sub>HZCE</sub> [34, 35, 36] | CE HIGH to high Z | _ | 15 | _ | 15 | ns | | t <sub>PU</sub> <sup>[36]</sup> | CE LOW to power up | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> <sup>[36]</sup> | CE HIGH to power down | _ | 40 | _ | 55 | ns | | t <sub>ABE</sub> <sup>[33]</sup> | Byte enable access time | _ | 40 | _ | 55 | ns | | Write Cycle | | 1 | • | • | • | | | t <sub>WC</sub> | Write cycle time | 40 | _ | 55 | _ | ns | | t <sub>SCE</sub> <sup>[33]</sup> | CE LOW to write end | 30 | _ | 45 | _ | ns | | t <sub>AW</sub> | Address valid to write end | 30 | _ | 45 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> <sup>[33]</sup> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | Write pulse width | 25 | _ | 40 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 20 | _ | 30 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> [35, 36] | R/W LOW to high Z | _ | 15 | _ | 25 | ns | | t <sub>LZWE</sub> [35, 36] | R/W HIGH to low Z | 0 | _ | 0 | _ | ns | | t <sub>WDD</sub> [37] | Write pulse to data delay | _ | 55 | _ | 80 | ns | | t <sub>DDD</sub> <sup>[37]</sup> | Write data valid to read data valid | _ | 55 | _ | 80 | ns | <sup>33.</sup> To access RAM, $\overline{\text{CE}}$ = L, $\overline{\text{UB}}$ = L, $\overline{\text{SEM}}$ = H. To access semaphore, $\overline{\text{CE}}$ = H and $\overline{\text{SEM}}$ = L. Either condition must be valid for the entire t<sub>SCE</sub> time. <sup>34.</sup> At any given temperature and voltage condition for any given device, t<sub>HZCE</sub> is less than t<sub>LZCE</sub> and t<sub>HZCE</sub> is less than t<sub>LZCE</sub> and t<sub>HZCE</sub> is less than t<sub>LZCE</sub>. 35. Test conditions used are Load 3. <sup>36.</sup> This parameter is guaranteed but not tested. For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Busy <sup>37.</sup> For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Busy waveform. # Switching Characteristics for $V_{CC} = 2.5 V$ (continued) | | | CYDC | 128B16 | CYDC1 | 128B16 | | |----------------------------------|-----------------------------------|----------|--------|-------|----------------------------------------------------|------| | Parameter | Description | - | 40 | | 55 | Unit | | | | Min | Max | Min | 45<br>45<br>45<br>45<br>45<br>45<br>40<br>45<br>40 | | | Busy Timing <sup>[</sup> | 38] | <u>.</u> | • | | | | | t <sub>BLA</sub> | BUSY LOW from address match | _ | 30 | _ | 45 | ns | | t <sub>BHA</sub> | BUSY HIGH from address mismatch | _ | 30 | - | 45 | ns | | t <sub>BLC</sub> | BUSY LOW from CE LOW | _ | 30 | - | 45 | ns | | t <sub>BHC</sub> | BUSY HIGH from CE HIGH | _ | 30 | - | 45 | ns | | t <sub>PS</sub> <sup>[39]</sup> | Port set up for priority | 5 | _ | 5 | _ | ns | | t <sub>WB</sub> | R/W HIGH after BUSY (Slave) | 0 | _ | 0 | _ | ns | | t <sub>WH</sub> | R/W HIGH after BUSY HIGH (Slave) | 20 | _ | 35 | _ | ns | | t <sub>BDD</sub> <sup>[40]</sup> | BUSY HIGH to data valid | _ | 30 | - | 40 | ns | | Interrupt Tim | ing <sup>[38]</sup> | <u>.</u> | | | | • | | t <sub>INS</sub> | INT set time | _ | 35 | _ | 45 | ns | | t <sub>INR</sub> | INT reset time | _ | 35 | - | 45 | ns | | Semaphore T | iming | <u>.</u> | | | | • | | t <sub>SOP</sub> | SEM flag update pulse (OE or SEM) | 10 | _ | 15 | _ | ns | | t <sub>SWRD</sub> | SEM flag write to read time | 10 | _ | 10 | _ | ns | | t <sub>SPS</sub> | SEM Flag Contention Window | 10 | _ | 10 | _ | ns | | t <sub>SAA</sub> | SEM Address Access Time | _ | 40 | _ | 55 | ns | <sup>38.</sup> Test conditions used are Load 2. 39. Add 2ns to this value when the I/O ports are operating at different voltages. 40. t<sub>BDD</sub> is a calculated parameter and is the greater of t<sub>WDD</sub>-t<sub>PWE</sub> (actual) or t<sub>DDD</sub>-t<sub>SD</sub> (actual). ## Switching Characteristics for $V_{CC} = 3.0 \text{ V}$ | | | CYDC | 128B16 | CYDC | 128B16 | | |-------------------------------------------|-------------------------------------|------|--------|------|--------|------| | Parameter | Description | - | 40 | | 55 | Unit | | | | Min | Max | Min | Max | | | Read Cycle | | | • | | | • | | t <sub>RC</sub> | Read cycle time | 40 | _ | 55 | _ | ns | | t <sub>AA</sub> | Address to data valid | _ | 40 | - | 55 | ns | | t <sub>OHA</sub> | Output hold from address change | 5 | _ | 5 | _ | ns | | t <sub>ACE</sub> <sup>[41]</sup> | CE LOW to data valid | _ | 40 | - | 55 | ns | | t <sub>DOE</sub> | OE LOW to data valid | _ | 25 | - | 30 | ns | | t <sub>LZOE</sub> [42, 43, 44] | OE Low to low Z | 1 | _ | 1 | _ | ns | | t <sub>HZOF</sub> [42, 43, 44] | OE HIGH to high Z | _ | 15 | - | 15 | ns | | t <sub>I,7CE</sub> [42, 43, 44] | CE LOW to low Z | 1 | _ | 1 | _ | ns | | t <sub>HZCE</sub> <sup>[42, 43, 44]</sup> | CE HIGH to high Z | _ | 15 | _ | 15 | ns | | t <sub>PU</sub> <sup>[44]</sup> | CE LOW to power up | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> <sup>[44]</sup> | CE HIGH to power down | _ | 40 | _ | 55 | ns | | t <sub>ABE</sub> <sup>[41]</sup> | Byte enable access time | _ | 40 | _ | 55 | ns | | Write Cycle | | | • | | | | | t <sub>WC</sub> | Write cycle time | 40 | _ | 55 | _ | ns | | t <sub>SCE</sub> <sup>[41]</sup> | CE LOW to write end | 30 | _ | 45 | _ | ns | | t <sub>AW</sub> | Address valid to write end | 30 | _ | 45 | _ | ns | | t <sub>HA</sub> | Address hold from write end | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> <sup>[41]</sup> | Address setup to write start | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | Write pulse width | 25 | _ | 40 | _ | ns | | t <sub>SD</sub> | Data setup to write end | 20 | _ | 30 | _ | ns | | t <sub>HD</sub> | Data hold from write end | 0 | _ | 0 | _ | ns | | t <sub>HZWE</sub> <sup>[43, 44]</sup> | R/W LOW to high Z | _ | 15 | - | 25 | ns | | t <sub>LZWE</sub> [43, 44] | R/W HIGH to low Z | 0 | _ | 0 | _ | ns | | t <sub>WDD</sub> <sup>[45]</sup> | Write pulse to data delay | _ | 55 | _ | 80 | ns | | t <sub>DDD</sub> <sup>[45]</sup> | Write data valid to read data valid | _ | 55 | - | 80 | ns | <sup>41.</sup> To access RAM, $\overline{CE} = L$ , $\overline{UB} = L$ , $\overline{SEM} = H$ . To access semaphore, $\overline{CE} = H$ and $\overline{SEM} = L$ . Either condition must be valid for the entire $t_{SCE}$ time. 42. At any given temperature and voltage condition for any given device, $t_{HZCE}$ is less than $t_{LZCE}$ and $t_{HZOE}$ is less than $t_{LZOE}$ . 43. Test conditions used are Load 3. 44. This parameter is guaranteed but not tested. For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Busy waveform. <sup>45.</sup> For information on port-to-port delay through RAM cells from writing port to reading port, refer to Read Timing with Busy waveform. # Switching Characteristics for $V_{CC} = 3.0 V$ (continued) Over the Operating Range | | | CYDC | 128B16 | CYDC128B16 | | | | | | |----------------------------------|-----------------------------------|------|--------|------------|-----|----|--|--|--| | Parameter | Description | - | -40 | | -55 | | | | | | | | Min | Max | Min Max | | | | | | | Busy Timing <sup>[46]</sup> | | | | | | | | | | | t <sub>BLA</sub> | BUSY LOW from address match | _ | 30 | _ | 45 | ns | | | | | t <sub>BHA</sub> | BUSY HIGH from address mismatch | _ | 30 | _ | 45 | ns | | | | | t <sub>BLC</sub> | BUSY LOW from CE LOW | _ | 30 | _ | 45 | ns | | | | | t <sub>BHC</sub> | BUSY HIGH from CE HIGH | _ | 30 | _ | 45 | ns | | | | | t <sub>PS</sub> <sup>[47]</sup> | Port set up for priority | 5 | _ | 5 | _ | ns | | | | | t <sub>WB</sub> | R/W HIGH after BUSY (Slave) | 0 | _ | 0 | _ | ns | | | | | t <sub>WH</sub> | R/W HIGH after BUSY HIGH (Slave) | 20 | _ | 35 | _ | ns | | | | | t <sub>BDD</sub> <sup>[48]</sup> | BUSY HIGH to data valid | _ | 30 | _ | 40 | ns | | | | | Interrupt Timing <sup>[46]</sup> | | | | | | | | | | | t <sub>INS</sub> | INT set time | _ | 35 | _ | 45 | ns | | | | | t <sub>INR</sub> | INT reset time | _ | 35 | _ | 45 | ns | | | | | Semaphore T | Semaphore Timing | | | | | | | | | | t <sub>SOP</sub> | SEM flag update pulse (OE or SEM) | 10 | _ | 15 | _ | ns | | | | | t <sub>SWRD</sub> | SEM flag write to read time | 10 | _ | 10 | _ | ns | | | | | t <sub>SPS</sub> | SEM flag contention window | 10 | _ | 10 | _ | ns | | | | | t <sub>SAA</sub> | SEM address access time | _ | 40 | _ | 55 | ns | | | | ## Notes <sup>46.</sup> Test conditions used are Load 2. 47. Add 2ns to this value when the I/O ports are operating at different voltages. 48. t<sub>BDD</sub> is a calculated parameter and is the greater of t<sub>WDD</sub>-t<sub>PWE</sub> (actual) or t<sub>DDD</sub>-t<sub>SD</sub> (actual). ## **Switching Waveforms** Figure 3. Read Cycle No.1 (Either Port Address Access) $^{[49,\;50,\;51]}$ Figure 4. Read Cycle No.2 (Either Port CE/OE Access) [49, 52, 53] Figure 5. Read Cycle No. 3 (Either Port) $^{[49,\ 51,\ 54,\ 55]}$ - Notes 49. R/W is HIGH for read cycles. 50. Device is continuously selected CE = V<sub>IL</sub> and UB or LB = V<sub>IL</sub>. This waveform cannot be used for semaphore reads. - 51. OE VIL. 52. Address valid prior to or coincident with CE transition LOW. 53. To access RAM, CE = V<sub>IL</sub>, UB or LB = V<sub>IL</sub>, SEM = V<sub>IH</sub>. To access semaphore, CE = V<sub>IH</sub>, SEM = V<sub>IL</sub>. 54. RW must be HIGH during all address transitions. - 55. A write occurs during the overlap ( $t_{SCE}$ or $t_{PWE}$ ) of a LOW $\overline{CE}$ or $\overline{SEM}$ and a LOW $\overline{UB}$ or $\overline{LB}$ . Figure 6. Write Cycle No.1: R/W Controlled Timing [54, 55, 56, 57, 58, 59] Figure 7. Write Cycle No. 2: $\overline{\text{CE}}$ Controlled Timing [54, 55, 56, 61] - Notes 56. t<sub>H\Lap{\text{Is}}</sub> is measured from the earlier of \overline{\text{CE}} or R\warmonard or (\overline{\text{SEM}} or R\warmonard o - 61. During this period, the I/O pins are in the output state, and input signals must not be applied. Figure 8. Semaphore Read After Write Timing, Either Side $^{[62,\ 63]}$ Figure 9. Timing Diagram of Semaphore Contention [64, 65] <sup>62.</sup> If t<sub>SPS</sub> is violated, the semaphore will definitely be obtained by one side or the other, but which side will get the semaphore is unpredictable. Figure 10. Timing Diagram of Read with $\overline{BUSY}$ (M/S = HIGH) [66] Figure 11. Write Timing with Busy Input $(M/\overline{S} = LOW)$ Note $\overline{CE_L} = \overline{CE_R} = LOW.$ ## Figure 12. Busy Timing Diagram No.1 (CE Arbitration) Figure 13. Busy Timing Diagram No.2 (Address Arbitration) [67] ### **Left Address Valid First** ## Note 67. If t<sub>PS</sub> is violated, the busy signal will be asserted on one side or the other, but there is no guarantee to which side BUSY will be asserted. Figure 14. Interrupt Timing Diagrams ### Notes 68. $t_{HA}$ depends on which enable pin $(\overline{CE}_L \text{ or } \overline{R/W}_L)$ is <u>deasserted</u> first. 69. $t_{INS}$ or $t_{INR}$ depends on which enable pin $(\overline{CE}_L \text{ or } R/W_L)$ is asserted last. ## **Ordering Information** ## 8K × 16 1.8 V Asynchronous Dual-Port SRAM | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating Range | |---------------|------------------|-----------------|----------------------|-----------------| | 55 | CYDC128B16-55AXI | AZ0AB | 100-pin TQFP Pb-free | Industrial | ## **Ordering Code Definitions** ## **Package Diagram** Figure 15. 100-pin TQFP (14 × 14 × 1.4 mm) Package Outline, 51-85048 - 1. JEDEC STD REF MS-026 2. BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH - 3. DIMENSIONS IN MILLIMETERS 51-85048 \*J ## **Acronyms** | Acronym | Description | | | |---------------|-----------------------------------------|--|--| | CE | chip enable | | | | CMOS | complementary metal oxide semiconductor | | | | I/O | input/output | | | | IRR | input read registers | | | | ODR | output drive registers | | | | ŌĒ | output enable | | | | SEM semaphore | | | | | SRAM | d static random access memory | | | | TQDP | thin quad flat pack | | | | WE | /E write enable | | | ## **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | |--------|-----------------|--|--| | °C | degree Celsius | | | | Hz | hertz | | | | kHz | kilohertz | | | | kΩ | kilohm | | | | MHz | megahertz | | | | μΑ | microampere | | | | μF | microfarad | | | | μs | microsecond | | | | mA | milliampere | | | | mm | millimeter | | | | ms | millisecond | | | | mV | millivolt | | | | ns | nanosecond | | | | Ω | ohm | | | | % | percent | | | | pF | picofarad | | | | V | volt | | | | W | watt | | | # **Document History Page** | Document Title: CYDC128B16, 1.8 V, 4K/8K/16K × 16 and 8K/16K × 8 ConsuMoBL Dual-Port Static RAM<br>Document Number: 001-01638 | | | | | |-------------------------------------------------------------------------------------------------------------------------------|--------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | ** | 385185 | YDT | See ECN | New data sheet. | | *A | 396697 | KGH | See ECN | Updated Electrical Characteristics for VCC = 1.8 V: Fixed typo (Replaced $\mu$ A with mA in "Units" column for I <sub>SB2</sub> and I <sub>SB4</sub> parameters). Updated Electrical Characteristics for VCC = 2.5 V: Fixed typo (Replaced $\mu$ A with mA in "Units" column for I <sub>SB2</sub> and I <sub>SB4</sub> parameters). Updated Electrical Characteristics for VCC = 3.0 V: Fixed typo (Replaced $\mu$ A with mA in "Units" column for I <sub>SB2</sub> and I <sub>SB4</sub> parameters). Updated Switching Characteristics for VCC = 1.8 V: Changed value of t <sub>INS</sub> and t <sub>INR</sub> parameters corresponding to 55 ns speed bin from 28 ns to 31 ns. | | *B | 404777 | KGH | See ECN | Removed 35 ns speed bin related information in all instances across the document. Added 40 ns speed bin related information in all instances across the document. Updated Electrical Characteristics for VCC = 1.8 V: Updated details in "Description" column of $V_{OH}$ and $V_{OL}$ parameters (Updated $I_{OH}$ and $I_{OL}$ values). Updated Electrical Characteristics for VCC = 2.5 V: Updated details in "Description" column of $V_{OH}$ and $V_{OL}$ parameters (Updated $I_{OH}$ and $I_{OL}$ values). Updated Electrical Characteristics for VCC = 3.0 V: Updated details in "Description" column of $V_{OH}$ and $V_{OL}$ parameters (Updated $I_{OH}$ and $I_{OL}$ values). Updated details in "Description" column of $V_{OH}$ and $V_{OL}$ parameters (Updated $I_{OH}$ and $I_{OL}$ values). Updated Switching Characteristics for VCC = 1.8 V: Added Note 31 and referred the same note in $I_{PS}$ parameter. Updated Switching Characteristics for VCC = 2.5 V: Replaced TBD with values. Added Note 39 and referred the same note in $I_{PS}$ parameter. Updated Switching Characteristics for VCC = 3.0 V: Replaced TBD with values. Added Note 47 and referred the same note in $I_{PS}$ parameter. | | *C | 463014 | НКН | See ECN | Updated Document Title to read as "CYDC064B16/CYDC128B16/CYDC256B16/CYDC064B08/CYDC128B08 1.8V 4K/8K/16K × 16 and 8K/16K × 8 ConsuMoBL Dual-Port Static RAM". Replaced "Consumer Dual-Port" with "ConsuMoBL Dual-Port" in all instances across the document. Post to internal spec system. | | *D | 505803 | НКН | See ECN | Updated Features: Fixed typo. Updated Ordering Information: No change in part numbers. Fixed typo. Post to external web. | ## **Document History Page** (continued) | Document Title: CYDC128B16, 1.8 V, 4K/8K/16K × 16 and 8K/16K × 8 ConsuMoBL Dual-Port Static RAM Document Number: 001-01638 | | | | | |----------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | *E | 735537 | НКН | See ECN | Updated Functional Overview: Updated Power Supply: Fixed typo. Updated Switching Characteristics for VCC = 1.8 V: Updated maximum value of $t_{DDD}$ parameter (to be consistent with value of $t_{WDD}$ parameter). Updated Switching Characteristics for VCC = 2.5 V: Updated maximum value of $t_{DDD}$ parameter (to be consistent with value of $t_{WDD}$ parameter). Updated Switching Characteristics for VCC = 3.0 V: Updated Switching Characteristics for VCC = 3.0 V: Updated maximum value of $t_{DDD}$ parameter (to be consistent with value of $t_{WDD}$ parameter). | | *F | 2905507 | YDT | 04/06/2010 | Updated Ordering Information: Updated part numbers. Updated Package Diagram. | | *G | 2930445 | AVF | 05/11/2010 | Removed references of inactive parts in all instances across the document. Updated to new template. | | *H | 3183900 | ESH | 02/28/2011 | Added Ordering Code Definitions under Ordering Information. | | * | 4301267 | НВМ | 03/07/2014 | Updated Package Diagram: spec 51-85048 – Changed revision from *E to *I. Updated to new template. Completing Sunset Review. | | *J | 5675257 | НВМ | 03/30/2017 | Updated Package Diagram: spec 51-85048 – Changed revision from *I to *J. Updated to new template. Completing Sunset Review. | ## Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. ### **Products** ARM® Cortex® Microcontrollers Automotive Clocks & Buffers Interface Internet of Things Memory Microcontrollers cypress.com/automotive cypress.com/clocks cypress.com/interface cypress.com/iot cypress.com/memory cypress.com/mcu PSoC cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch USB Controllers cypress.com/usb Wireless Connectivity cypress.com/wireless ## PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP ### **Cypress Developer Community** Forums | WICED IOT Forums | Projects | Video | Blogs | Training | Components ## **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2005–2017. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and obes not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products. Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 001-01638 Rev. \*J Revised March 30, 2017 Page 33 of 33