# Ultra-Low Phase Noise, 12-output JESD204B Clock Generator Si5380 Data Sheet The Si5380 is a high performance, integer-based (M/N) clock generator for small cell applications which demand the highest level of integration and phase noise performance. Based on Silicon Laboratories' 4th generation DSPLL technology, the Si5380 combines frequency synthesis and jitter attenuation in a highly integrated digital solution that eliminates the need for external VCXO and loop filter components. A low cost, fixed-frequency crystal provides frequency stability for free-run and holdover modes. This all-digital solution provides superior performance that is highly immune to external board disturbances such as power supply noise. #### **Applications** - · JESD204B clock generation - · Remote Radio Units (RRU), Remote Access Networks (RAN), picocells, small cells - Wireless base stations (3G, GSM, W-CDMA, 4G/LTE, LTE-A) - · Remote Radio Head (RRH), wireless repeaters, wireless backhaul - · Data conversion sampling clocks (ADC, DAC, DDC, DUC) #### KEY FEATURES - Digital frequency synthesis eliminates external VCXO and analog loop filter components - Supports JESD204B clocking: DCLK and SYSREF - · Input frequency range: - Differential: 10 MHz 750 MHz - LVCMOS: 10 MHz 250 MHz - · Output frequency range: - Differential: 480 kHz 1.47456 GHz - LVCMOS: 480 kHz 250 MHz #### 1. Feature List The Si5380 highlighted features are listed below. - Digital frequency synthesis eliminates external VCXO and analog loop filter components - · Supports JESD204B clocking: DCLK and SYSREF - · Input frequency range: - Differential: 10 MHz 750 MHz LVCMOS: 10 MHz 250 MHz - · Output frequency range: - · Differential: up to 1.47456 GHz - · LVCMOS: up to 250 MHz - · Excellent jitter performance: - 70 fs typ (12 kHz 20 MHz) - Phase noise floor: -159 dBc/Hz - Spur performance: –103 dBc max (relative to a 122.88 MHz carrier) - Configurable outputs: - · Signal swing: 200 to 3200 mVpp - · Compatible with LVDS, LVPECL - LVCMOS 3.3, 2.5, or 1.8 V - · Output-output skew: 20 ps (typical, same N-divider) - · Adjustable output-output delay: 68 ps/step, ±128 steps - · Optional Zero Delay mode - Independent output supply pins: 3.3, 2.5, or 1.8 V - · Core voltage: - VDD = 1.8 V ±5% - VDDA = 3.3 V ±5% - · Automatic free-run, lock, and holdover modes - Digitally selectable loop bandwidth: 0.1 Hz to 4 kHz - · Hitless input clock switching - Status monitoring (LOS, OOF, LOL) - Serial interface: I2C or SPI In-circuit programmable with nonvolatile OTP memory - ClockBuilder<sup>TM</sup> Pro software tool simplifies device configuration - · 4 input, 12 output, 64QFN - Temperature range: -40 to +85 °C - · Pb-free, RoHS-6 compliant #### 2. Ordering Guide \*See Ordering Guide table for current product revision \*\* 5 digits; assigned by ClockBuilder Pro Table 2.1. Ordering Guide | Ordering Part Number | Number of<br>Outputs | Output Clock<br>Frequency<br>Range | Package | RoHS-6, Pb-Free | Temperature<br>Range | |----------------------|----------------------|------------------------------------|-----------------------|-----------------|----------------------| | Si5380A-B-GM | 12 | 480 kHz—<br>1.47456 GHz | 64-Lead 9x9 mm<br>QFN | Yes | –40 to +85 °C | | Si5380-EVB | | | Evaluation Board | | | - 1. Add an "R" at the end of the device to denote tape and reel options. - 2. Custom, factory pre-programmed devices are available. Ordering part numbers are assigned by ClockBuilder Pro. Part number format is: Si5380A-Bxxxxx-GM, where "xxxxx" is a unique numerical sequence representing the pre-programmed configuration. #### 3. Functional Description The Si5380 is a high performance clock generator that is capable of synthesizing up to 10 unique integer related frequencies at any of the device's 12 outputs. The output clocks can be generated in free-run mode or synchronized to any one of the four external inputs. Clock generation is provided by Silicon Laboratories' 4th generation DSPLL technology which combines frequency synthesis and jitter attenuation in a highly integrated digital solution that eliminates the need for external VCXO and loop filter components. The Si5380 device is fully configurable using the I2C or SPI serial interface and has in-circuit programmable non-volatile memory. #### 3.1 Frequency Configuration The DSPLL provides the synthesis for generating the output clock frequencies which are synchronous to the selected input clock frequency or free-running XTAL. It consists of a phase detector, a programmable digital loop filter, a high-performance ultra-low phase noise analog 15 GHz VCO, and a user configurable feedback divider. An internal oscillator (OSC) provides the DSPLL with a stable low-noise clock source for frequency synthesis and for maintaining frequency accuracy in the free-run or holdover modes. The oscillator simply requires an external, low cost 54 MHz fundamental mode crystal to operate. No other external components are required for frequency generation. A key feature of this DSPLL is that it provides immunity to external noise coupling from power supplies and other uncontrolled noise sources that normally exist on printed circuit boards. #### 3.1.1 Si5380 LTE Frequency Configuration The device's frequency configuration is fully programmable through the serial interface and can also be stored in non-volatile memory. The combination of flexible integer dividers and a high frequency VCO allows the device to generate multiple output clock frequencies for applications that require ultra-low phase noise and spurious performance. At the core of the device are the N dividers which determine the number of unique frequencies that can be generated from the device. The table below shows a list of possible output frequencies for LTE applications. The Si5380's DSPLL core can generate up to five unique frequencies. These frequencies are distributed to the output dividers using a configurable crosspoint mux. The R dividers allow further division for up to 10 unique integer-ratio related frequencies on the Si5380. The ClockBuilder Pro software utility provides a simple means of automatically calculating the optimum divider values (P, M, N and R) for the frequencies listed in the table below. Table 3.1. Example of Possible LTE Clock Frequencies | Fin (MHz) <sup>1</sup> | LTE Device Clock Frequencies Fout (MHz) <sup>2</sup> | |------------------------|------------------------------------------------------| | 15.36 | 15.36 | | 19.20 | 19.20 | | 30.72 | 30.72 | | 38.40 | 38.40 | | 61.44 | 61.44 | | 76.80 | 76.80 | | 122.88 | 122.88 | | 153.60 | 153.60 | | 184.32 | 184.32 | | 245.76 | 245.76 | | 307.20 | 307.20 | | 368.64 | 368.64 | | 491.52 | 491.52 | | 614.40 | 614.40 | | 737.28 | 737.28 | | _ | 983.04 | | _ | 1228.80 | | _ | 1474.56 | Fin (MHz)<sup>1</sup> LTE Device Clock Frequencies Fout (MHz)<sup>2</sup> #### Note: - 1. The Si5380 locks to any one of the frequencies listed in the Fin column and generates LTE device clock frequencies. - 2. R output dividers allow other frequencies to be generated. These are useful for applications like JESD204B SYSREF clocks. #### 3.1.2 Si5380 Configuration for JESD204B Clock Generation The Si5380 can be used as a high performance, fully integrated JEDEC JESD204B jitter cleaner while eliminating the need for discrete VCXO and loop filter components. The Si5380 supports JESD204B subclass 0 and subclass 1 clocking by providing both device clocks (DCLK) and system reference clocks (SYSREF). The 12 clock outputs can be independently configured as device clocks or SYSREF clocks to drive JESD204B converters, FPGAs, or other logic devices. The Si5380 will clock up to four JESD204B targets using four or more DCLKs and four SYSREF clocks with adjustable delay.Each DCLK is grouped with a SYSREF clock in this configuration.If SYSREF clocking is implemented in external logic, then the Si5380 will clock up to 12 JESD204B targets.Not limited to JESD204B applications, each of the 12 outputs is individually configurable as a high performance output for traditional clocking applications. An example of a JESD204B frequency configuration is shown in the figure below. In this case, the N dividers determine the device clock frequency and the R dividers provide the divided SYSREF clock which is used as the lower frequency frame clock. The N divider path also includes a configurable delay path ( $\Delta$ t) for controlling deterministic latency. The example shows a configuration where all the device clocks are controlled by a single delay path ( $\Delta$ t0) while the SYSREF clocks each have their own independent delay paths ( $\Delta$ t1 – $\Delta$ t4), though other combinations are also possible. Delay is programmable in steps of 68 ps in the range of ±128 steps (±8.6 ns). See the 3.5.15 Output Skew Control ( $\Delta$ t0 - $\Delta$ t4) section for details on skew control. The SYSREF clock is always periodic and can be controlled (on/off) without glitches by enabling or disabling its output through register writes. Figure 3.1. Example Divider Configuration for Generating JESD204B Subclass 1 Clocks #### 3.1.3 DSPLL Loop Bandwidth The DSPLL loop bandwidth determines the amount of input clock jitter attenuation. Register configurable DSPLL loop bandwidth settings in the range of 0.1 Hz to 100 Hz are available for selection. The DSPLL will always remain stable with less than 0.1 dB of peaking regardless of the DSPLL loop bandwidth selection. #### 3.1.4 Fastlock Feature Selecting a low DSPLL loop bandwidth (e.g., 1 Hz) will generally lengthen the lock acquisition time. The fastlock feature allows setting a temporary fastlock loop bandwidth that is used during the lock acquisition process. Higher fastlock loop bandwidth settings will enable the DSPLL to lock faster. Once lock acquisition has completed, the DSPLL's loop bandwidth will automatically revert to the DSPLL Loop Bandwidth setting. Fastlock loop bandwidth settings in the range of 100 Hz to 4 kHz are available for selection. The fastlock feature can be enabled or disabled by register configuration. #### 3.1.5 Modes of Operation Once initialization is complete, the Si5380 operates in one of four modes: Free-run Mode, Lock Acquisition Mode, Locked Mode, or Holdover Mode. A state diagram showing the modes of operation is shown in the figure below. The following sections describe each of these modes in greater detail. Figure 3.2. Modes of Operation #### 3.1.6 Initialization and Reset When power is applied, the device begins an initialization period where it downloads default register values and configuration data from NVM and performs other initialization tasks. Communicating with the device through the serial interface is possible once this initialization period is complete. No clocks will be generated until the initialization is complete. There are two types of resets available. A hard reset is functionally similar to a device power-up. All registers will be restored to the values stored in NVM and all circuits, including the serial interface, will be restored to their initial state. A hard reset is initiated using the RSTb pin or by asserting the hard reset bit. A soft reset bypasses the NVM download. It is simply used to initiate register configuration changes. #### 3.1.7 Freerun Mode Once power is applied to the Si5380 and initialization is complete, the device will automatically enter freerun mode. Output clocks will be generated on the outputs with their configured frequencies. The frequency accuracy of the generated output clocks in freerun mode is dependent on the frequency accuracy of the external crystal or reference clock on the XA/XB pins. For example, if the crystal frequency is ±100 ppm, then all the output clocks will be generated at their configured frequency ±100 ppm in freerun mode. Any change or drift of the crystal frequency or external reference on the XA/XB pins will be tracked at the output clock frequencies. #### 3.1.8 Lock Acquisition If a valid input clock is selected for synchronization, the DSPLL will automatically start the lock acquisition process. If the fast lock feature is enabled, the DSPLL will acquire lock using the Fastlock Loop Bandwidth setting and then transition to the DSPLL Loop Bandwidth setting when lock acquisition is complete. During lock acquisition the outputs will generate a clock that follows the VCO frequency change as it pulls-in to the input clock frequency. #### 3.1.9 Locked Mode Once lock is achieved, the Si5380 will generate output clocks that are both frequency and phase locked to the input clock. The DSPLL will provide jitter attenuation of the input clock using the selected DSPLL loop bandwidth. At this point, any XTAL frequency drift outside of the loop bandwidth will not affect the output frequencies. When lock is achieved, the LOLb pin will output a logic high level. The LOL status bit and LOLb status pin will also indicate that the DSPLL is locked. See the 3.4.6 LOL Detection section for more details on LOLb detection time. #### 3.1.10 Holdover Mode The DSPLL will automatically enter holdover mode when the selected input clock becomes invalid and no other valid input clocks are available for selection. The DSPLL uses an averaged input clock frequency as its final holdover frequency to minimize the disturbance of the output clock phase and frequency when an input clock suddenly fails. The holdover circuit stores up to 120 seconds of historical frequency data while the DSPLL is locked to a valid clock input. The final averaged holdover frequency value is calculated from a programmable window within the stored historical frequency data. Both the window size and the delay are programmable as shown in the figure below. The window size determines the amount of holdover frequency averaging. The delay value allows ignoring frequency data that may be corrupt just before the input clock failure. Figure 3.3. Programmable Holdover Window When entering holdover, the DSPLL will pull the output clock frequencies referred to the calculated averaged holdover frequency. While in holdover, the output frequency drift is entirely dependent on the external crystal or external reference clock connected to the XA/XB pins. If a new clock input becomes valid, the DSPLL will automatically exit the holdover mode and re-acquire lock to the new input clock. This process involves pulling the output clock frequencies to achieve frequency and phase lock with the new input clock. This pull-in process is glitchless and its rate is controlled by the DSPLL bandwidth and the Fastlock bandwidth. These options are register programmable. #### 3.2 External Reference (XA/XB) An external crystal (XTAL) is used in combination with the internal oscillator (OSC) to produce an ultra-low phase noise reference clock for the DSPLL and for providing a stable reference for the free-run and holdover modes. A simplified diagram is shown in the figure below. The Si5380 includes internal XTAL loading capacitors which eliminates the need for external capacitors and also has the benefit of reduced noise coupling from external sources. Refer to the Table 5.12 Crystal Specifications on page 32 for crystal specifications. A crystal frequency of 54 MHz is required, with a total accuracy of $\pm 100$ ppm\* recommended for best performance. The Si5380 includes built-in XTAL load capacitors ( $C_L$ ) of 8 pF, which are switched out of the circuit when using an external XO. The Si5380 Reference Manual provides additional information on PCB layout recommendations for the crystal to ensure optimum jitter performance. The Si5380 can also accommodate an external reference clock (REFCLK) instead of a crystal. Selection between the external XTAL or REFCLK is controlled by register configuration. The internal crystal loading capacitors ( $C_L$ ) are disabled in this mode. It is important to note that when using the REFCLK option the close-in phase noise of the outputs is directly affected by the phase noise of the external XO reference. Refer to the Table 5.3 Input Clock Specifications on page 23 for REFCLK requirements when using this mode. **Note:** Including initial frequency tolerance and frequency variation over the full operating temperature range, voltage range, load conditions, and aging. Figure 3.4. XAXB Crystal Resonator and External Reference Clock Connection Options #### 3.3 Inputs (IN0, IN1, IN2, IN3/FB IN) Four clock inputs are available to synchronize the DSPLL. The inputs are compatible with both single-ended and differential signals. Input selection can be manual (pin or register controlled) or automatic with definable priorities. #### 3.3.1 Input Configuration and Terminations Each of the inputs can be configured as differential or single-ended LVCMOS. The recommended input termination schemes are shown in the figure below. Standard 50% duty cycle signals must be ac-coupled, while low duty cycle Pulsed CMOS signals can be DC-coupled. Unused inputs can be disabled and left unconnected when not in use. Figure 3.5. Termination of Differential and LVCMOS Input Signals #### 3.3.2 Manual Input Selection (IN0, IN1, IN2, IN3/FB\_IN) Input clock selection can be made manually using the IN\_SEL[1:0] pins or through a register. A register bit determines input selection as pin selectable or register selectable. The IN\_SEL pins are selected by default. If there is no clock signal on the selected input, the device will automatically enter free-run or holdover mode. When the zero delay mode is enabled, IN3 becomes the feedback input (FB\_IN) and is not available for selection as a clock input. Table 3.2. Manual Input Selection Using IN\_SEL[1:0] Pins | IN_SE | :L[1:0] | Selected Input | | | |-------|---------|--------------------------|-------------------------|--| | | | Zero Delay Mode Disabled | Zero Delay Mode Enabled | | | 0 | 0 | IN0 | IN0 | | | 0 | 1 | IN1 | IN1 | | | 1 | 0 | IN2 | IN2 | | | 1 | 1 | IN3 | Reserved | | #### 3.3.3 Automatic Input Switching (IN0, IN1, IN2, IN3/FB\_IN) An automatic input selection state machine is available in addition to the manual switching option. In automatic mode, the selection criteria is based on reference qualification, input priority, and the revertive option. Only references which are valid can be selected by the automatic state machine. If there are no valid references available, the DSPLL will enter the holdover mode. With revertive switching enabled, the highest priority input with a valid reference is always selected. If an input with a higher priority becomes valid, then an automatic switchover to that input will be initiated. With non-revertive switching, the active input will always remain selected while it is valid. If it becomes invalid, an automatic switchover to a valid input with the highest priority will be initiated. #### 3.3.4 Hitless Input Switching Hitless switching is a feature that prevents a phase transient from propagating to the output when switching between two frequency locked clock inputs that have a fixed phase difference between them. A hitless switch can only occur when the two input frequencies are frequency locked meaning that they have to be exactly at the same frequency, or have an integer frequency relationship to each other. When this feature is enabled, the DSPLL simply absorbs the phase difference between the two input clocks during an input switch. When disabled (normal switching), the phase difference between the two inputs is propagated to the output at a rate determined by the DSPLL loop bandwidth. #### 3.3.5 Glitchless Input Switching The DSPLL has the ability of switching between two input clocks that are up to 200 ppm apart in frequency. The DSPLL will pull-in to the new frequency using the DSPLL loop bandwidth or using the Fastlock loop bandwidth if it is enabled. The loss of lock (LOL) indicator will be asserted while the DSPLL is pulling-in to the new clock frequency. There will be no output runt pulses generated at the output. Glitchless input switching is available regardless of whether the hitless switching feature is enabled or disabled. #### 3.3.6 Zero Delay Mode A zero delay mode is available for applications that require fixed and consistent minimum delay between the selected input and outputs. The zero delay mode is configured by opening the internal feedback loop through software configuration and closing the loop externally as shown in the figure below. This helps to cancel out the internal delay introduced by the dividers, the crosspoint, the input, and the output drivers. Any one of the outputs can be fed back to the IN3/FB\_IN pins, although using the output driver that achieves the shortest trace length will help to minimize the input-to-output delay. The OUT9A and IN3/FB\_IN pins are recommended for the external feedback connection. The FB\_IN input pins must be terminated and ac-coupled when zero delay mode is used. A differential external feedback path connection is necessary for best performance. The order of the OUT9A and FB\_IN polarities is such that they may be routed on the device side of the PCB without requiring vias or needing to cross each other. Figure 3.6. Si5380 Zero Delay Mode Set-up #### 3.4 Fault Monitoring All four input clocks (IN0, IN1, IN2, IN3/FB\_IN) are monitored for loss of signal (LOS) and out-of-frequency (OOF) as shown in the figure below. The reference at the XA/XB pins is also monitored for LOS since it provides a critical reference clock for the DSPLL. The DSPLL also has a Loss Of Lock (LOL) indicator, which is asserted when the DSPLL has lost synchronization with the selected input clock. Figure 3.7. Si5380 Fault Monitors #### 3.4.1 Input LOS Detection The loss of signal monitor measures the period of each input clock cycle to detect phase irregularities or missing clock edges. Each of the input LOS circuits have their own programmable sensitivity which allows ignoring missing edges or intermittent errors. Loss of signal sensitivity is configurable using the ClockBuilder Pro utility. The LOS status for each of the monitors is accessible by reading a status register. The live LOS register always displays the current LOS state and a sticky register always stays asserted until cleared. An option to disable any of the LOS monitors is also available. Figure 3.8. LOS Status Indicators #### 3.4.2 XA/XB LOS Detection An LOS monitor is available to ensure that the external crystal or reference clock is valid. By default, the output clocks are disabled when XAXB LOS is detected. This feature can be disabled such that the device will continue to produce output clocks when XAXB LOS is detected. See the 3.5.15 Output Skew Control ( $\Delta t_0 - \Delta t_4$ ) section for details. #### 3.4.3 OOF Detection Each input clock is monitored for frequency accuracy with respect to a OOF reference which it considers as its "0\_ppm" reference. This OOF reference can be selected as either: XAXB, IN0, IN1, IN2 or IN3. IN3 is only available as the OOF reference when not in ZDM. The final OOF status is determined by the combination of both a precise OOF monitor and a fast OOF monitor as shown in the figure below. An option to disable either monitor is also available. The live OOF register always displays the current OOF state, and its sticky register bit stays asserted until cleared. Figure 3.9. OOF Status Indicator #### 3.4.4 Precision OOF Monitor The Precision OOF monitor circuit measures the frequency of all input clocks to within ±1 ppm accuracy with respect to the frequency at the XA/XB pins. The OOF monitor considers the frequency at the XA/XB pins as its 0 ppm OOF reference. A valid input frequency is one that remains within the OOF frequency range which is register configurable from ±2 ppm to ±500 ppm in steps of 2 ppm. A configurable amount of hysteresis is also available to prevent the OOF status from toggling at the failure boundary. An example is shown in the figure below. In this case the OOF monitor is configured with a valid frequency range of ±6 ppm and with 2 ppm of hysteresis. An option to use one of the input pins (IN0–IN3) as the 0 ppm OOF reference instead of the XA/XB pins is available. This option is register configurable. Figure 3.10. Example of Precise OOF Monitor Assertion and De-assertion Triggers #### 3.4.5 Fast OOF Monitor Because the precision OOF monitor needs to provide 1 ppm of frequency measurement accuracy, it must measure the monitored input clock frequencies over a relatively long period of time. This may be too slow to detect an input clock that is quickly ramping in frequency. An additional level of OOF monitoring called the Fast OOF monitor runs in parallel with the precision OOF monitors to quickly detect a ramping input frequency. The Fast OOF monitor asserts OOF on an input clock frequency that has changed by 1,000 to 16,000 ppm. #### 3.4.6 LOL Detection A loss of lock (LOL) monitor asserts the LOL bit when the DSPLL has lost synchronization with the selected input clock. There is also a dedicated active-low LOLb pin which reflects the loss of lock condition. The LOL monitor measures the frequency difference between the input and feedback clocks at the phase detector. There are two LOL frequency monitors, one that sets the LOL indicator (LOL Set) and another that clears the indicator (LOL Clear). A block diagram of the LOL monitor is shown in the figure below. The live LOL register always displays the current LOL state and a sticky register always stays asserted until cleared. The LOLb pin reflects the current state of the LOL monitor. Figure 3.11. LOL Status Indicators Each of the frequency monitors have adjustable sensitivity which is register configurable from 0.1 ppm to 10000 ppm. Having two separate frequency monitors allows for hysteresis to help prevent chattering of LOL status. An example configuration where LOCK is indicated when there is less than 0.2 ppm frequency difference at the inputs of the phase detector and LOL is indicated when there is more than 2 ppm frequency difference is shown in the figure below. Figure 3.12. LOL Set and Clear Thresholds An optional timer is available to delay clearing of the LOL indicator to allow additional time for the DSPLL to completely phase lock to the input clock. The timer is also useful to prevent the LOL indicator from toggling or chattering as the DSPLL completes lock acquisition. The configurable delay value depends on frequency configuration and loop bandwidth of the DSPLL and is automatically calculated using the ClockBuilder Pro utility. #### 3.4.7 Interrupt Pin INTRb An interrupt pin INTRb indicates a change in state of the status indicators shown in the figure below. Any of the status indicators are maskable to prevent assertion of the interrupt pin. The state of the INTRb pin is reset by clearing the status register that caused the interrupt. The sticky version of the fault monitors is used for this function to ensure that the fault condition is still available when responding to the interrupt. Figure 3.13. Interrupt Triggers and Masks #### 3.5 Outputs The Si5380 supports 12 differential output drivers which can be independently configured as differential or LVCMOS. #### 3.5.1 Output Crosspoint The output crosspoint allows any of the N dividers to connect to any of the clock outputs. #### 3.5.2 Output Signal Format The differential output amplitude and common mode voltage are both fully programmable covering a wide variety of signal formats including LVPECL, LVDS, HCSL, and CML. In addition to supporting differential signals, any of the outputs can be configured as LVCMOS (3.3 V, 2.5 V, or 1.8 V) drivers providing up to 24 single-ended outputs, or any combination of differential and single-ended outputs. #### 3.5.3 Output Terminations The output drivers support both ac-coupled and dc-coupled terminations as shown in the following figure. #### AC-coupled LVDS/LVPECL **DC-coupled LVDS** V<sub>DDO</sub> = 3.3 V, 2.5 V, 1.8 V V<sub>DDO</sub> = 3.3 V, 2.5 V 50 OUTx OUTx 100 OUTxb 100 OUTxb Si5380 Si5380 AC-coupled LVPECL / CML DC-coupled LVCMOS 3.3 V. 2.5 V. 1.8 V VDD - 1.3 V LVCMOS V<sub>DDO</sub> = 3.3 V. 2.5 V. 1.8 V V<sub>DDO</sub> = 3.3 V, 2.5 V 50 Rs OUTx OUTx OUTxb OUTxb 50 Si5380 Si5380 Rs **AC-coupled HCSL VDD**<sub>RX</sub> VDDO = 3.3 V, 2.5 V, 1.8 V R1 Standard OUTxb HCSL 50 Receiver Si5380 R2 R2 For $V_{CM} = 0.35 \text{ V}$ VDDRx R1 R2 3.3 V 442 Ω 56.2 Ω 2.5 V 332 Ω 59 Ω 1.8 V 243 Ω 63.4 Ω Figure 3.14. Supported Output Terminations #### 3.5.4 Differential Output Modes There are two selectable differential output modes: Normal and Low Power. Each output can support a unique mode. - **Differential Normal Mode**: When an output driver is configured in normal amplitude mode, its output amplitude is selectable as one of 8 settings ranging from 130 mVpp\_se to 920 mVpp\_se in increments of 100 mV. The output impedance in the normal mode is 100 Ω differential. Any of the ac-coupled terminations shown in Figure 3.14 Supported Output Terminations on page 15 are supported in this mode. - **Differential Low Power Mode**: When an output driver is configured in low power mode, its output amplitude is configurable as one of 8 settings ranging from 200 mVpp\_se to 1600 mVpp\_se in increments of 200 mV. The output driver is in high impedance mode and supports standard 50 Ω PCB traces. Any of the ac-coupling terminations shown in Figure 3.14 Supported Output Terminations on page 15 are supported in this mode. #### 3.5.5 Programmable Common Mode Voltage for Differential Outputs The common mode voltage (VCM) for the differential normal and low power modes is programmable in 100 mV increments from 0.7 V to 2.3 V depending on the voltage available at the output's VDDO pin. Setting the common mode voltage is useful when dc-coupling the output drivers. #### 3.5.6 LVCMOS Output Terminations LVCMOS outputs are dc-coupled with source-side series termination as shown in the figure below. #### **DC-coupled LVCMOS** Figure 3.15. LVCMOS Output Terminations #### 3.5.7 LVCMOS Output Impedance and Drive Strength Selection Each LVCMOS driver has a configurable output impedance to accommodate different trace impedances and drive strengths. A source termination resistor is recommended to help match the selected output impedance to the trace impedance. There are three programmable output impedance selections for each VDDO options as shown in the table below. Table 3.3. LVCMOS Output Impedance and Drive Strength Selections | VDDO | OUTx_CMOS_DRV | Source Impedance (Zs) | Drive Strength (Iol/Ioh) | |-------|---------------|-----------------------|--------------------------| | 3.3 V | 0x01 | 38 Ω | 10 mA | | | 0x02 | 30 Ω | 12 mA | | | 0x03* | 22 Ω | 17 mA | | 2.5 V | 0x01 | 43 Ω | 6 mA | | | 0x02 | 35 Ω | 8 mA | | | 0x03* | 24 Ω | 11 mA | | 1.8 V | 0x03* | 31 Ω | 5 mA | **Note:** Use of the lowest impedance setting is recommended for all supply voltages for best edge rates. #### 3.5.8 LVCMOS Output Signal Swing The signal swing (VOL/VOH) of the LVCMOS output drivers is set by the voltage on the VDDO pins. Each output driver has its own VDDO pin allowing a unique output voltage swing for each of the LVCMOS drivers. OUT0 and OUT0A share the same VDDO pin. OUT9 and OUT9A also share the VDDO pin. All other outputs have their own individual VDDO pins. Each output driver automatically detects the voltage on the VDDO pin to properly determine the correct output voltage. #### 3.5.9 LVCMOS Output Polarity When a driver is configured as an LVCMOS output it generates a clock signal on both pins (OUTx and OUTxb). By default the clock on the OUTxb pin is generated with the same polarity (in phase) with the clock on the OUTx pin. The polarity of these clocks is configurable enabling complimentary clock generation and/or inverted polarity with respect to other output drivers. #### 3.5.10 Output Enable/Disable The OEb pin provides a convenient method of disabling or enabling all of the output drivers at the same time. When the OEb pin is held high all outputs will be disabled. When held low, the outputs will all be enabled. Outputs in the enabled state can still be individually disabled through register control. #### 3.5.11 Output Disable During LOL By default, a DSPLL that is out of lock will generate either free-running clocks or generate clocks in holdover mode. There is an option to disable the outputs when a DSPLL is LOL. This option can be useful to force a downstream PLL into holdover. #### 3.5.12 Output Disable During XAXB LOS The internal oscillator circuit (OSC) in combination with the external crystal (XTAL) provides a critical function for the operation of the DSPLLs. In the event of a crystal failure, the device will assert an XAXB\_LOS alarm. By default, all outputs will be disabled during assertion of the XAXB\_LOS alarm. There is an option to leave the outputs enabled during an XAXB\_LOS alarm, but the frequency accuracy and stability will be indeterminate during this fault condition. The internal oscillator circuit (OSC) in combination with the external crystal (XTAL) provides a critical function for the operation of the DSPLLs. In the event of a crystal failure, the device will assert an XAXB\_LOS alarm. By default, all outputs will be disabled during assertion of the XAXB\_LOS alarm. There is an option to leave the outputs enabled during an XAXB\_LOS alarm, but the frequency accuracy and stability will be indeterminate during this fault condition. #### 3.5.13 Output Driver State When Disabled The disabled state of an output driver is configurable as either disable low or disable high. #### 3.5.14 Synchronous Enable/Disable Feature The output drivers provide a selectable synchronous enable/disable feature. Output drivers with this feature active will wait until a clock period has completed before the driver is disabled or enabled. This prevents unwanted runt pulses from occurring when enabling or disabling an output. When this feature is turned off, the output clock will disable immediately without waiting for the period to complete. #### 3.5.15 Output Skew Control (Δt<sub>0</sub> - Δt<sub>4</sub>) The Si5380 uses independent dividers (N0 - N4) to generate up to 5 unique frequencies to its 12 outputs through a crosspoint switch. A delay path (Dt0 - Dt4) associated with each of these dividers is available for applications that need a specific output skew configuration. This is useful for compensating PCB trace delay differences or for applications that require quadrature clock generation. The resolution of the phase adjustment is approximately 68 ps per step up to 128 steps of added phase delay (+8.6 ns late), or 128 steps of negative delay (-8.6 ns early). Phase adjustments are register configurable. An example of generating two frequencies with unique configurable path delays is shown in the following figure. Figure 3.16. Example of Independently Configurable Path Delays All phase delay values are restored to their default values after power-up, power-on reset, or hardware reset using the RSTb pin. Phase delay default values can be written to NVM allowing a custom phase offset configuration at power-up or after power-on reset, or after a hardware reset using the RSTb pin. #### 3.5.16 Output Divider (R) Synchronization All the output R dividers are reset to a known state during the power-up initialization period. This ensures consistent and repeatable phase alignment across all output drivers. Resetting the device using the RSTb pin or asserting the reset bit will have the same result. Asserting the sync register bit provides another method of realigning the R dividers without resetting the device. #### 3.6 Power Management Unused inputs and output drivers can be powered down when unused. Consult the Si5380 Reference Manual and ClockBuilder Pro configuration utility for details. #### 3.6.1 Power Down Pin (PDNb) A power down pin is provided to force the device in a low power mode. The device's configuration will be maintained but no output clocks will be generated. Most of the internal blocks will be shut down but device communication via the serial interface will still be available. When the PDNb pin is pulled low the outputs will shut down without glitching (the clock's complete period will be generated before shutting down). When PDNb is released the device will start generating clocks without glitches. The device will generate free-running clocks until the DSPLL has acquired lock to the selected input clock source. #### 3.7 In-Circuit Programming The Si5380 is fully configurable using the serial interface (I2C or SPI). At power-up, the device downloads its default register values from internal non-volatile memory (NVM). Application specific default configurations can be written into NVM allowing the device to generate specific clock frequencies at power-up. Writing default values to NVM is in-circuit programmable with normal operating power supply voltages applied to its VDD and VDDA pins. The NVM is writable two times. Once a new configuration has been written to NVM, the old configuration is no longer accessible. Refer to the Si5380 Reference Manual for a detailed procedure for writing registers to NVM. #### 3.8 Serial Interface Configuration and operation of the Si5380 is controlled by reading and writing registers using the I2C or SPI interface. The I2C\_SEL pin selects I2C or SPI operation. The Si5380 supports communication with a 3.3 V or 1.8 V host by setting the IO\_VDD\_SEL configuration bit. The SPI mode supports 4-wire or 3-wire by setting the SPI 3WIRE configuration bit. See the Si5380 Reference Manual for details. #### 3.9 Custom Factory Preprogrammed Devices For applications where a serial interface is not available for programming the device, custom pre-programmed parts can be ordered with a specific configuration written into NVM. A factory pre-programmed device will generate clocks at power-up. Custom, factory-pre-programmed devices are available. Use the ClockBuilder Pro custom part number wizard (www.silabs.com/clockbuilderpro) to quickly and easily request and generate a custom part number for your configuration. In less than three minutes, you will be able to generate a custom part number with a detailed data sheet addendum matching your design's configuration. Once you receive the confirmation email with the data sheet addendum, simply place an order with your local Silicon Labs sales representative. Samples of your pre-programmed device will ship to you typically within two weeks. # 3.10 How to Enable Features and/or Configuration Settings Not Available in ClockBuilder Pro for Factory Pre-programmed Devices As with essentially all software utilities, ClockBuilder Pro is continuously updated and enhanced. By registering at <a href="www.silabs.com">www.silabs.com</a> and opting in for updates to software, you will be notified whenever changes are made and what the impact of those changes are. This update process will ultimately enable ClockBuilder Pro users to access all features and register setting values documented in this data sheet and the Si5380 Reference Manual. However, if you must enable or access a feature or register setting value so that the device starts up with this feature or a register setting, but the feature or register setting is NOT yet available in CBPro, you must contact a Silicon Labs applications engineer for assistance. Examples of this type of feature or custom setting are the customizable output amplitude and common voltages for the clock outputs. After careful review of your project file and custom requirements, all Silicon Labs applications engineer will email back your CBPro project file with your specific features and register settings enabled, using what is referred to as the manual "settings override" feature of CBPro. "Override" settings to match your request(s) will be listed in your design report file. Examples of setting "overrides" in a CBPro design report are shown below: Table 3.4. Setting Overrides | Location | <b>Customer Name</b> | Engineering<br>Name | Туре | Target | Dec Value | Hex Value | |-------------|----------------------|---------------------|--------|-------------|-----------|-----------| | 0x0435[0] | FORCE_HOLD_<br>PLLA | OLA_HO_FORC<br>E | No NVM | N/A | 1 | 0x1 | | 0x0B48[0:4] | OOF_DIV_CLK_<br>DIS | OOF_DIV_CLK_<br>DIS | User | OPN and EVB | 0 | 0x00 | Once you receive the updated design file, simply open it in CBPro. After you create a custom OPN, the device will begin operation after startup with the values in the NVM file, including the Silicon Labs-supplied override settings. Figure 3.17. Flowchart to Order Custom Parts with Features not Available in CBPro # 4. Register Map This document provides a brief list of available registers. For a complete list of registers and settings, please refer to the Si5380 Reference Manual . # 5. Electrical Specifications Table 5.1. Recommended Operating Conditions<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------------------|-------------------|----------------|------|------|------|------| | Ambient Temperature | T <sub>A</sub> | | -40 | 25 | 85 | °C | | Maximum Junction Temperature | T <sub>JMAX</sub> | | _ | _ | 125 | °C | | Core Supply Voltage | V <sub>DD</sub> | | 1.71 | 1.80 | 1.89 | V | | | V <sub>DDA</sub> | | 3.14 | 3.30 | 3.47 | V | | Output Driver Supply Voltage | V <sub>DDO</sub> | | 3.14 | 3.30 | 3.47 | V | | | | | 2.38 | 2.50 | 2.62 | V | | | | | 1.71 | 1.80 | 1.89 | V | Table 5.2. DC Characteristics | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------------|------------------|----------------------------------|-----|------|------|------| | Core Supply Current <sup>1, 5</sup> | I <sub>DD</sub> | See Note <sup>1</sup> | _ | 170 | 265 | mA | | | I <sub>DDA</sub> | | _ | 125 | 135 | mA | | Output Buffer Supply Current <sup>2, 5</sup> | I <sub>DDO</sub> | LVPECL Output <sup>3</sup> | _ | 28 | 34 | mA | | | | @ 1474.56 MHz | | | | | | | | LVPECL Output <sup>3</sup> | _ | 21 | 25 | mA | | | | @ 153.6 MHz | | | | | | | | LVDS Output <sup>3</sup> | _ | 17 | 23 | mA | | | | @ 1474.56 MHz | | | | | | | | LVDS Output <sup>3</sup> | _ | 15 | 17 | mA | | | | @ 153.6 MHz | | | | | | | | 3.3 V LVCMOS Output <sup>4</sup> | _ | 21 | 25 | mA | | | | @ 153.6 MHz | | | | | | | | 2.5 V LVCMOS Output <sup>4</sup> | _ | 16 | 18 | mA | | | | @ 153.6 MHz | | | | | | | | 1.8 V LVCMOS Output <sup>4</sup> | _ | 12 | 13 | mA | | | | @ 153.6 MHz | | | | | | Total Power Dissipation <sup>1,2</sup> | P <sub>d</sub> | Typical Outputs <sup>1</sup> | _ | 1250 | 1450 | mW | <sup>1.</sup> All minimum and maximum specifications are guaranteed and apply across the recommended operating conditions. Typical values apply at nominal supply voltages and an operating temperature of 25 °C unless otherwise noted. | Parameter | Symbol | Test Condition | Min | Tvp | Max | Unit | |-----------|--------|----------------|-----|-------|-----|------| | | | | | - J P | | | - 1. Si5380 test configuration 1: 4 x 3.3 V LVPECL outputs enabled @122.88 MHz, 2 x 3.3 V LVDS outputs enabled @122.88 MHz, one input enabled, locked to 30.72 MHz. Excludes power in termination resistors. - 2. Detailed power consumption for any configuration can be estimated using ClockBuilder Pro when an evaluation board (EVB) is not available. All EVBs support detailed current measurements for any configuration. - 3. Differential outputs terminated into an ac-coupled 100 $\Omega$ load. - 4. LVCMOS outputs measured into a 6-inch 50 Ω PCB trace with 5 pF load. The LVCMOS outputs were set to OUTx\_CMOS\_DRV=3, which is the strongest driver setting. Refer to the Si5380 Reference Manual for more details on register settings. - 5. V<sub>DDO0</sub> supplies power to both OUT0 and OUT0A buffers. Similarly, VDDO9 supplies power to both OUT9 and OUT9A buffers. ### **Table 5.3. Input Clock Specifications** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------|----------------------|-------------------------------------|--------------|--------------|--------|----------------------| | Standard Differential or Single | e-Ended/LVCMOS | S—AC-coupled (IN0/IN0, IN1/IN1, | IN2/IN2, IN3 | /IN3, FB_IN/ | FB_IN) | | | Input Frequency Range | f <sub>IN_DIFF</sub> | Differential | 10 | _ | 750 | MHz | | | f <sub>IN_SE</sub> | Single-ended/LVCMOS | 10 | _ | 250 | MHz | | Input Voltage Amplitude | V <sub>IN</sub> | F <sub>IN</sub> < 400 MHz | 100 | _ | 3600 | mVpp_se,<br>mVpp_dif | | | | 400 MHz < F <sub>IN</sub> < 750 MHz | 225 | _ | 3600 | mVpp_se,<br>mVpp_dif | | Slew Rate <sup>1, 2</sup> | SR | | 400 | _ | _ | V/µs | | Duty Cycle | DC | | 40 | _ | 60 | % | | Capacitance | C <sub>IN</sub> | | _ | 2 | _ | pF | | Pulsed CMOS—DC-coupled (IN | 10, IN1, IN2, IN3/F | B_IN) <sup>3</sup> | | | | 1 | | Input Frequency | f <sub>IN_CMOS</sub> | | 10 | _ | 250 | MHz | | Input Voltage Thresholds | V <sub>IL</sub> | | -0.2 | _ | 0.33 | V | | | V <sub>IH</sub> | | 0.49 | _ | _ | V | | Slew Rate <sup>1, 2</sup> | SR | | 400 | _ | _ | V/µs | | Duty Cycle | DC | Clock Input | 40 | _ | 60 | % | | Minimum Pulse Width | PW | Pulse Input | 1.6 | _ | _ | ns | | Input Resistance | R <sub>IN</sub> | | _ | 8 | _ | kΩ | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|----------------------|-------------------------------------|------|-----|------|-----------| | REFCLK <sup>4</sup> | f <sub>IN_REF</sub> | LTE | _ | 54 | _ | MHz | | Total Frequency Tolerance <sup>5</sup> | f <sub>range</sub> | | -100 | _ | +100 | ppm | | Input Voltage Swing | V <sub>IN_SE</sub> | | 365 | _ | 2000 | mVpp_se | | | V <sub>IN_DIFF</sub> | | 365 | _ | 2500 | mVpp_diff | | Slew Rate <sup>1, 2</sup> | SR | Imposed for phase noise performance | 400 | _ | _ | V/µs | | Input Duty Cycle | DC | | 40 | _ | 60 | % | - 1. Imposed for phase noise performance. - 2. Rise and fall times can be estimated using the following simplified equation: $tr/tf_{80-20} = ((0.8 0.2) * V_{IN\_Vpp\_se}) / SR$ . - 3. This mode is intended primarily for single-ended LVCMOS input clocks < 1 MHz, which must be dc-coupled, having a duty cycle significantly less than 50%. A typical application example is a low frequency video frame sync pulse. Since the input thresholds (VIL, VIH) of the input buffer are non-standard, refer to the input attenuator circuit for dc-coupled Pulsed LVCMOS in the in the Si5380 Reference Manual. Otherwise, for standard LVCMOS input clocks, use the "AC-coupled Single-Ended" mode as shown in Figure 6.14.</p> - 4. The REFCLK frequency for the Si5380 is fixed at 54 MHz. Contact the applications group for more information. - 5. Includes initial tolerance, drift after reflow, change over temperature (-40 °C to +85 °C), V<sub>DD</sub> variation, load pulling, and aging. Table 5.4. Control Input Pin Specifications<sup>1</sup> | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | |----------------------------------------------------------------------------------------------------------|-----------------|-------------------|------------------------------|-----|-------------------------|------|--|--|--| | Si5380 Control Input Pins (I2C_SEL, IN_SEL[1:0], RSTb, OEb, SYNCb, PDNb, A1/SDO, SDA/SDIO, SCLK, A0/CSb) | | | | | | | | | | | Input Voltage Thresholds | V <sub>IL</sub> | | _ | _ | 0.3xV <sub>DDIO</sub> * | V | | | | | | V <sub>IH</sub> | | 0.7 x<br>V <sub>DDIO</sub> * | _ | _ | V | | | | | Input Capacitance | C <sub>IN</sub> | | _ | 2 | _ | pF | | | | | Input Resistance | I <sub>L</sub> | | _ | 20 | _ | kΩ | | | | | Minimum Pulse Width | PW | RSTb, SYNCb, PDNb | 100 | _ | _ | ns | | | | **Table 5.5. Differential Clock Output Specifications** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |------------------|------------------|-----------------------|------|-----|---------|------| | Output Frequency | f <sub>OUT</sub> | | 0.48 | _ | 1474.56 | MHz | | Duty Cycle | DC | f < 400 MHz | 48 | _ | 52 | % | | | | 400 MHz < f < 800 MHz | 45 | _ | 55 | % | | | | f >800 MHz | 40 | _ | 60 | % | <sup>1.</sup> V<sub>DDIO</sub> is determined by the IO\_VDD\_SEL bit. It is selectable as V<sub>DDA</sub> or V<sub>DD</sub>. See the Si5380 Reference Manual for more details on the register settings. | Parameter | Symbol | Test Co | ndition | Min | Тур | Max | Unit | | | | | |--------------------------------------------|--------------------------------|----------------------------------------------------|----------------|------|------|------|---------|--|--|--|--| | Output-Output Skew | T <sub>SK</sub> | Differentia | al Outputs | _ | 20 | 50 | ps | | | | | | | | Same N | l-divider | | | | | | | | | | | | Differentia | al Outputs | _ | 20 | 100 | ps | | | | | | | | Different N-dividers | | | | | | | | | | | OUT-OUTb Skew | T <sub>SK_OUT</sub> | Measured from the positive to negative output pins | | _ | 0 | 100 | ps | | | | | | Output Voltage Ampli- | ge Ampli- Normal Mode | | | | | | | | | | | | tude <sup>1</sup> | V <sub>OUT</sub> | V <sub>DDO</sub> = | LVDS | 340 | 470 | 550 | mVpp_se | | | | | | | | 3.3 V or | LVPECL | 530 | 810 | 950 | | | | | | | | | 2.5 V or | | | | | | | | | | | | | 1.8 V | | | | | | | | | | | L | Low Power Mo | Low Power Mode | | | | | | | | | | | | V <sub>OUT</sub> | V <sub>DDO</sub> = | LVDS | 300 | 420 | 530 | mVpp_se | | | | | | | | 3.3 V or | | | | | | | | | | | | | 2.5 V or | | | | | | | | | | | | | 1.8 V | | | | | | | | | | | | | V <sub>DDO</sub> = 3.3 V<br>or 2.5 V | LVPECL | 530 | 820 | 1060 | | | | | | | Common Mode Volt- | Normal or Lov | v Power Modes | | | | | | | | | | | age <sup>1, 2</sup> | V <sub>CM</sub> | V <sub>DDO</sub> = | LVDS | 1.10 | 1.25 | 1.30 | V | | | | | | | | 3.3 V | LVPECL | 1.90 | 2.05 | 2.10 | | | | | | | | | V <sub>DDO</sub> = | LVPECL | 1.15 | 1.25 | 1.30 | | | | | | | | | 2.5 V | LVDS | | | | | | | | | | | | V <sub>DDO</sub> = | LVDS | 0.87 | 0.93 | 0.98 | | | | | | | | | 1.8 V | | | | | | | | | | | Rise and Fall Times | t <sub>R</sub> /t <sub>F</sub> | Norma | l Mode | _ | 170 | 240 | ps | | | | | | (20% to 80%) | | Low Pow | Low Power Mode | | 300 | 430 | | | | | | | Differential Output Impedance <sup>3</sup> | Z <sub>O</sub> | Normal Power Mode | | _ | 100 | _ | Ω | | | | | | | | Low Pow | er Mode | _ | Hi-Z | _ | | | | | | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | |------------------------------|--------|------------------------------------|-----|-----|-----|------|--|--| | Power Supply Noise | PSRR | Normal Mode | | | | | | | | Rejection <sup>4</sup> | | 10 kHz sinusoidal noise | _ | -93 | _ | dBc | | | | | | 100 kHz sinusoidal noise | _ | -93 | _ | | | | | | | 500 kHz sinusoidal noise | _ | -84 | _ | | | | | | | 1 MHz sinusoidal noise | | -79 | | | | | | | | Low Power Mode | | | | | | | | | | 10 kHz sinusoidal noise | _ | -98 | _ | dB | | | | | | 100 kHz sinusoidal noise | _ | -95 | _ | | | | | | | 500 kHz sinusoidal noise | _ | -84 | _ | | | | | | | 1 MHz sinusoidal noise | _ | -76 | _ | | | | | Output-Output Cross-<br>talk | XTALK | Measured spur from adjacent output | _ | -75 | _ | dB | | | - 1. Normal mode and low power mode amplitude and common mode voltage are programmable through register settings and can be stored in NVM. Each output driver can be programmed independently. The typical normal mode (or low power mode) LVDS maximum is 100 mV (or 80 mV) higher than the TIA/EIA-644 maximum. Refer to the Si5380 Reference Manual for more details on register settings. - 2. Not all combinations of voltage amplitude and common mode voltages settings are possible. See the Si5380 Reference Manual for more information. - 3. Driver output impedance depends on selected output mode (Normal, Low Power). - 4. Measured for 122.88 MHz carrier frequency. Sinewave noise added to VDDO (1.8 V = 50 mVpp, 2.5 V/3.3 V = 100 mVpp) and noise spur amplitude measured. - 5. Measured across two adjacent outputs, both in LVDS mode, with the victim running at 76.8 MHz and the aggressor at 92.08 MHz. Refer to application note, "AN862: Optimizing Si534x Jitter Performance in Next Generation Internet Infrastructure Systems", for guidance on crosstalk optimization. Note that all active outputs must be terminated when measuring crosstalk Table 5.6. LVCMOS Clock Output Specifications | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |-----------------------|-----------------|--------------------------------------|------|-----|-----|------| | Output Frequency | | | 0.48 | _ | 250 | MHz | | Duty Cycle | DC | f <sub>OUT</sub> < 100 MHz | 47 | _ | 53 | % | | | | 100 MHz < f <sub>OUT</sub> < 250 MHz | 44 | _ | 55 | | | Output-to-Output Skew | T <sub>SK</sub> | | _ | _ | 100 | ps | | Parameter | Symbol | Test Condit | ion | Min | Тур | Max | Unit | | | | |----------------------------------------|-----------------|--------------------------|--------------------------|--------------------|---------------------------|--------------------|------|--|--|--| | Output Voltage High <sup>1, 2, 3</sup> | V <sub>OH</sub> | | V <sub>DDO</sub> = 3.3 | 3 V | | | | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OH</sub> = -10 mA | V <sub>DDO</sub> x | _ | _ | V | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OH =</sub> –12 mA | 0.75 | _ | _ | | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OH =</sub> –17 mA | | _ | _ | | | | | | | | V <sub>DDO</sub> = 2.5 V | | | | | | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OH =</sub> –6 mA | V <sub>DDO</sub> x | _ | _ | V | | | | | | | OUTx_CMOS_DRV=2 | $I_{OH} = -8 \text{ mA}$ | 0.75 | _ | _ | | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OH =</sub> –11 mA | | _ | _ | | | | | | | | | V <sub>DDO</sub> = 1.8 | 3 V | | | | | | | | | | OUTx_CMOS_DRV=2 | $I_{OH} = -4 \text{ mA}$ | V <sub>DDO</sub> x | _ | _ | V | | | | | | | OUTx_CMOS_DRV=3 | $I_{OH} = -5 \text{ mA}$ | 0.75 | _ | _ | | | | | | Output Voltage Low <sup>1, 2, 3</sup> | V <sub>OL</sub> | | V <sub>DDO</sub> = 3.3 | 3 V | | | | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OL =</sub> 10 mA | _ | — V <sub>DDO</sub> x 0.15 | | V | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OL =</sub> 12 mA | _ | | | | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OL</sub> = 17 mA | _ | _ | 1 | | | | | | | | V <sub>DDO</sub> = 2.5 V | | | | | | | | | | | | OUTx_CMOS_DRV=1 | I <sub>OL =</sub> 6 mA | _ | _ | V <sub>DDO</sub> x | V | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OL</sub> = 8 mA | _ | _ | 0.15 | | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OL</sub> = 11 mA | _ | _ | | | | | | | | | V <sub>DDO</sub> = 1.8 V | | | | | | | | | | | | OUTx_CMOS_DRV=2 | I <sub>OL</sub> = 4 mA | _ | _ | V <sub>DDO</sub> x | V | | | | | | | OUTx_CMOS_DRV=3 | I <sub>OL</sub> = 5 mA | _ | _ | 0.15 | | | | | | LVCMOS Rise and Fall | tr/tf | V <sub>DDO</sub> = 3.3 | V | _ | 420 | 550 | ps | | | | | Times <sup>2</sup> | | V <sub>DDO</sub> = 2.5 V | | _ | 475 | 625 | ps | | | | | (20% to 80%) | | V <sub>DDO</sub> = 1.8 | V | _ | 525 | 705 | ps | | | | Parameter Symbol Test Condition Min Typ Max Unit #### Note: - 1. Driver strength is a register programmable setting and stored in NVM. Options are OUTx\_CMOS\_DRV = 1, 2, 3. Refer to the Si5380 Reference Manual for more details on register settings. - 2. $I_{OL}/I_{OH}$ is measured at $V_{OL}/V_{OH}$ as shown in the DC test configuration - 3. A 5 pF capacitive load is assumed. The LVCMOS outputs were set to OUTx\_CMOS\_DRV = 3. #### **DC Test Configuration** #### **AC Output Test Configuration** Table 5.7. Output Status Pin Specifications | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | | | | |-----------------------------------------|-----------------|-------------------------|------------------------------------------|-----|------------------------------------------|------|--|--|--| | Si5380 Status Output Pins (LOLb, INTRb) | | | | | | | | | | | Output Voltage | V <sub>OH</sub> | I <sub>OH</sub> = –2 mA | V <sub>DDIO</sub> <sup>1</sup> x<br>0.75 | _ | _ | V | | | | | | V <sub>OL</sub> | I <sub>OL</sub> = 2 mA | _ | _ | V <sub>DDIO</sub> <sup>1</sup> x<br>0.15 | V | | | | #### Note: 1. $V_{DDIO}$ is determined by the IO\_VDD\_SEL bit. It is selectable as $V_{DDA}$ or $V_{DD}$ . See the Si5380 Reference Manual for more details on the register settings. **Table 5.8. Performance Characteristics** | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |---------------------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------------------|-----|------|-----|------| | PLL Loop Bandwidth Programming Range <sup>3</sup> | f <sub>BW</sub> | f <sub>BW</sub> Loop bandwidth is register programmable | | 40 | 100 | Hz | | Initial Start-Up Time | t <sub>START</sub> | Time from power-up or de-as-<br>sertion of PDNb to when the<br>device generates free-running<br>clocks. | _ | 30 | 45 | ms | | PLL Lock Time | t <sub>ACQ</sub> | Fastlock enabled <sup>4</sup> | _ | 500 | 600 | ms | | Output Delay Adjustment | t <sub>DELAY</sub> 2 | t <sub>DELAY</sub> = 1/f <sub>VCO</sub> | _ | 67.8 | _ | ps | | | t <sub>RANGE</sub> <sup>2</sup> | +/-128 / f <sub>VCO</sub> | _ | ±8.6 | _ | ns | | POR to Serial Interface Ready <sup>1</sup> | t <sub>RDY</sub> | | _ | _ | 15 | ms | | Jitter Peaking | J <sub>PK</sub> | When locked, any loop bandwidth | _ | _ | 0.1 | dB | | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |--------------------------------------------------|----------------------|---------------------------------|-----|------------|-------|--------| | Maximum Phase Transient | tswitch | Automatic Hitless Switch | _ | _ | 2.8 | ns | | Pull-in Range | $\Omega_{P}$ | | _ | 500 | _ | ppm | | Input-to-Output Delay Variation | t <sub>IODELAY</sub> | In Regular Mode | 1 | 2 | _ | ns | | | t <sub>ZDELAY</sub> | In Zero Delay Mode <sup>2</sup> | _ | 110 | _ | ps | | RMS Jitter Generation <sup>5</sup> | $J_{GEN}$ | LVPECL Output | _ | 0.070 | 0.080 | ps RMS | | | | @ 1474.56 MHz | | | | | | | | LVPECL Output | _ | 0.080 | 0.125 | ps RMS | | | | @ 122.88 MHz | | | | | | Phase Noise Performance <sup>5</sup> | PN | 10Hz | _ | <b>-71</b> | _ | dBc/Hz | | (122.88 MHz Carrier Frequency) | | 100 Hz | _ | -98 | _ | dBc/Hz | | | | 1 kHz | _ | -123 | _ | dBc/Hz | | | | 10 kHz | _ | -136 | _ | dBc/Hz | | | | 100 kHz | _ | -144 | _ | dBc/Hz | | | | 1 MHz | _ | -154 | _ | dBc/Hz | | | | 10 MHz | _ | -165 | _ | dBc/Hz | | Spur Performance <sup>5</sup> (122.88 MHz Carri- | SPUR | Up to 1 MHz offset | _ | -103 | _ | dBc | | er Frequency) | | From 1 MHz to 30 MHz offset | _ | -95 | _ | dBc | - 1. Measured as time from valid V<sub>DD</sub>/V<sub>DDA</sub> rails (both >90% of settled voltage) to when the serial interface is ready to respond to commands. - 2. Measured from the INx input to the feedback input, with both clocks running at 15.36 MHz and having the same slew rate. The rise time of the reference input should not exceed 200 ps in order to guarantee this specification. - 3. Actual loop bandwidth might be lower; refer to ClockBuilder Pro for actual value on your frequency plan. - 4. Lock Time can vary significantly depending on several parameters, such as bandwidths, LOL thresholds, etc. For this case, lock time was measured with nominal and fastlock bandwidths both set to 100 Hz, LOL set/clear thresholds of 3/0.3 ppm respectively, using INO as clock reference by removing the reference and enabling it again, then measuring the delta time between the first rising edge of the clock reference and the LOL indicator de-assertion. - 5. Jitter generation test conditions: $f_{IN}$ = 30.72 MHz, $f_{OUT}$ = 122.88 MHz LVPECL, DSPLL LBW = 100 Hz. Does not include jitter from PLL input reference. Table 5.9. I2C Timing Specifications (SCL,SDA) | Parameter | Symbol | Test Condition | Min | Max | Min | Max | Unit | |-----------------------------------------|---------------------|-------------------------|---------------|-----|-----------|-----|------| | | | | Standard Mode | | Fast Mode | | | | | | | 100 kbps | | 400 kbps | | | | SCL Clock Frequency | f <sub>SCL</sub> | | 0 | 100 | 0 | 400 | kHz | | SMBus Timeout | _ | When Timeout is Enabled | 25 | 35 | 25 | 35 | ms | | Hold Time (Repeated)<br>START Condition | t <sub>HD:STA</sub> | | 4.0 | _ | 0.6 | _ | μs | | Low Period of the SCL<br>Clock | t <sub>LOW</sub> | | 4.7 | _ | 1.3 | _ | μs | | Parameter | Symbol | Test Condition | Min | Max | Min | Max | Unit | |--------------------------------------------------|---------------------|----------------|-----|------|-----|-----|------| | HIGH Period of the SCL<br>Clock | t <sub>HIGH</sub> | | 4.0 | _ | 0.6 | _ | μs | | Set-up Time for a Repeated START Condition | t <sub>SU:STA</sub> | | 4.7 | _ | 0.6 | _ | μs | | Data Hold Time | t <sub>HD:DAT</sub> | | 100 | _ | 100 | _ | ns | | Data Set-up Time | t <sub>SU:DAT</sub> | | 250 | _ | 100 | _ | ns | | Rise Time of Both SDA and SCL Signals | t <sub>r</sub> | | _ | 1000 | 20 | 300 | ns | | Fall Time of Both SDA and SCL Signals | t <sub>f</sub> | | _ | 300 | _ | 300 | ns | | Set-up Time for STOP<br>Condition | t <sub>SU:STO</sub> | | 4.0 | _ | 0.6 | _ | μs | | Bus Free Time between a STOP and START Condition | t <sub>BUF</sub> | | 4.7 | _ | 1.3 | _ | μs | | Data Valid Time | t <sub>VD:DAT</sub> | | _ | 3.45 | _ | 0.9 | μs | | Data Valid Acknowledge<br>Time | t <sub>VD:ACK</sub> | | _ | 3.45 | _ | 0.9 | μs | Figure 5.1. I<sup>2</sup>C Serial Prot Timing Standard and Fast Modes Table 5.10. SPI Timing Specifications (4-Wire) | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------|------------------|-----|-----|-----|------| | SCLK Frequency | f <sub>SPI</sub> | _ | _ | 20 | MHz | | SCLK Duty Cycle | T <sub>DC</sub> | 40 | _ | 60 | % | | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------|------------------|------|-----|------|----------------| | SCLK Rise and Fall Time | Tr/Tf | _ | _ | 10 | ns | | SCLK Period | T <sub>C</sub> | 50 | _ | _ | ns | | Delay Time, SCLK Fall to SDO<br>Active | T <sub>D1</sub> | _ | _ | 12.5 | ns | | Delay Time, SCLK Fall to SDO | T <sub>D2</sub> | _ | _ | 12.5 | ns | | Delay Time, CSb Rise to SDO<br>Tri-State | T <sub>D3</sub> | _ | _ | 12.5 | ns | | Setup Time, CSb to SCLK | T <sub>SU1</sub> | 25 | _ | _ | ns | | Hold Time, SCLK Fall to CSb | T <sub>H1</sub> | 25 | _ | _ | ns | | Setup Time, SDI to SCLK Rise | T <sub>SU2</sub> | 12.5 | _ | _ | ns | | Hold Time, SDI to SCLK Rise | T <sub>H2</sub> | 12.5 | _ | _ | ns | | Delay Time Between Chip Selects (CSb) | T <sub>CS</sub> | 1.9 | _ | _ | T <sub>c</sub> | Figure 5.2. 4-Wire SPI Serial Interface Timing Table 5.11. SPI Timing Specifications (3-Wire) | Parameter | Symbol | Min | Тур | Max | Unit | |----------------------------------------|------------------|-----|-----|------|------| | SCLK Frequency | f <sub>SPI</sub> | _ | _ | 20 | MHz | | SCLK Duty Cycle | T <sub>DC</sub> | 40 | _ | 60 | % | | SCLK Rise and Fall Time | Tr/Tf | _ | _ | 10 | ns | | SCLK Period | T <sub>C</sub> | 50 | _ | _ | ns | | Delay Time, SCLK Fall to SDIO Turn-on | T <sub>D1</sub> | _ | _ | 12.5 | ns | | Delay Time, SCLK Fall to SDIO Next-bit | T <sub>D2</sub> | _ | _ | 12.5 | ns | | Delay Time, CSb Rise to SDIO Tri-State | T <sub>D3</sub> | _ | _ | 12.5 | ns | | Setup Time, CSb to SCLK | T <sub>SU1</sub> | 25 | _ | _ | ns | | Hold Time, SCLK Fall to CSb | T <sub>H1</sub> | 25 | _ | _ | ns | | Parameter | Symbol | Min | Тур | Max | Unit | |---------------------------------------|------------------|------|-----|-----|----------------| | Setup Time, SDI to SCLK Rise | T <sub>SU2</sub> | 12.5 | _ | _ | ns | | Hold Time, SDI to SCLK Rise | T <sub>H2</sub> | 12.5 | _ | _ | ns | | Delay Time Between Chip Selects (CSb) | T <sub>CS</sub> | 1.9 | _ | _ | T <sub>c</sub> | Figure 5.3. 3-Wire SPI Serial Interface Timing Table 5.12. Crystal Specifications | Parameter | Symbol | Test Condition | Min | Тур | Max | Unit | |----------------------------------------|--------------------|----------------------------------------------------------------------|------|-----|------|------| | Crystal Frequency <sup>1</sup> | f <sub>XTAL</sub> | | _ | 54 | _ | MHz | | Total Frequency Tolerance <sup>2</sup> | f <sub>RANGE</sub> | | -100 | _ | +100 | ppm | | Load Capacitance | C <sub>L</sub> | | _ | 8 | _ | pF | | Crystal Output Capacitance | Co | | _ | _ | 2 | pF | | Equivalent Series Resistance | r <sub>ESR</sub> | | _ | _ | 23 | Ω | | Crystal Drive Level | d <sub>L</sub> | The crystal resonator must be able to tolerate 200 µW of drive level | _ | _ | 200 | μW | - 1. Refer to the Si5380 Reference Manual for qualified crystals. The Si5380 is designed to operate with crystals that meet the specifications in the Table 5.14 Absolute Maximum Ratings<sup>1,2,3,4</sup> on page 33. See the Si5380 Reference Manual for a list of qualified 54 MHz crystals. - 2. Includes initial tolerance, drift after reflow, change over temperature (-40 °C to +85 °C), $V_{DD}$ variation, load pulling, and aging. Table 5.13. Thermal Characteristics<sup>1</sup> | Parameter | Symbol | Test Condition | Value | Unit | |--------------|--------|----------------|-------|------| | Si5380—64QFN | | | | | | Parameter | Symbol | Test Condition | Value | Unit | |-------------------------------------------|-----------------|----------------|-------|------| | Thermal Resistance Junction to Ambient | θ <sub>JA</sub> | Still Air | 22 | °C/W | | | | Air Flow 1 m/s | 19.4 | | | | | Air Flow 2 m/s | 18.3 | | | Thermal Resistance Junction to Case | θ <sub>JC</sub> | | 9.5 | | | Thermal Resistance Junction to Board | ӨЈВ | | 9.4 | | | Thermal Resistance Junction to Board | $\Psi_{ m JB}$ | | 9.3 | | | Thermal Resistance Junction to Top Center | $\Psi_{ m JT}$ | | 0.2 | 1 | Table 5.14. Absolute Maximum Ratings<sup>1,2,3,4</sup> | Parameter | Symbol | Test Condition | Value | Unit | |--------------------------------------------------------------------------------|-------------------|------------------------|--------------|------| | DC Supply Voltage | V <sub>DD</sub> | | -0.5 to 3.8 | V | | | $V_{DDA}$ | | -0.5 to 3.8 | V | | | $V_{DDO}$ | | -0.5 to 3.8 | V | | Input Voltage Range | V <sub>I1</sub> | IN0-IN3/FB_IN | -0.85 to 3.8 | V | | | V <sub>I2</sub> | IN_SEL[1:0], | -0.5 to 3.8 | | | | | RSTb, PDNb,OEb, SYNCb, | | | | | | I2C_SEL, SCLK, | | | | | | A0/CSb, A1/SDO, | | | | | | SDA/SDIO | | | | | V <sub>I3</sub> | XA/XB | -0.5 to 2.7 | V | | Latch-up Tolerance | LU | | JESD78 Compl | iant | | ESD Tolerance | НВМ | 100 pF, 1.5 kΩ | 2.0 | kV | | Storage Temperature Range | T <sub>STG</sub> | | -55 to 150 | °C | | Junction Temperature | T <sub>JCT</sub> | | -55 to 150 | °C | | Soldering Temperature (Pb-free profile) <sup>4</sup> | T <sub>PEAK</sub> | | 260 | °C | | Soldering Temperature Time at T <sub>PEAK</sub> (Pb-free profile) <sup>4</sup> | T <sub>P</sub> | | 20 to 40 | sec | <sup>1.</sup> Based on PCB Dimension: 3x4.5", PCB Thickness: 1.6 mm, PCB Land/Via: 36, Number of Cu Layers: 4. | Parameter | Symbol | Test Condition | Value | Unit | |-----------|--------|----------------|-------|------| | | | | | | - 1. Permanent device damage may occur if the absolute maximum ratings are exceeded. Functional operation should be restricted to the conditions as specified in the operational sections of this data sheet. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. - 2.64-QFN is RoHS-6 compliant. - 3. For MSL rating and additional packaging information, go to http://www.silabs.com/support/quality/pages/RoHSInformation.aspx. - 4. The device is compliant with JEDEC J-STD-020. # 6. Typical Application Diagrams Figure 6.1. LTE Base Station Remote Radio Head Figure 6.2. LTE Base Station Using JESD204B Data Converters # 7. Detailed Block Diagram Figure 7.1. Si5380 Block Diagram # 8. Typical Operating Characteristics (Phase Noise & Jitter) Figure 8.1. Typical Phase Noise and Jitter—1,474.56 MHz Figure 8.2. Typical Phase Noise and Jitter—245.76 MHz Figure 8.3. Typical Phase Noise and Jitter—122.88 MHz ### 9. Pin Description Figure 9.1. Si5380 64-QFN Top View Table 9.1. Pin Descriptions | Pin Name | Pin Number | Pin Type <sup>1</sup> | Function | |----------|------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | XA | 8 | I | Crystal Input. Input pin for external crystal | | XB | 9 | I | (XTAL). Alternatively these pins can be driven with<br>an external reference clock (REFCLK). An internal<br>register bit selects XTAL or REFCLK mode. Default is XTAL mode. Single-ended inputs must be<br>connected to the XA pin, with the XB pin appropriately terminated. | | X1 | 7 | I | XTAL Shield. Connect these pins directly to the | | X2 | 10 | I | crystal ground pins. Both the X1/X2 pins and Crystal ground pins should be separated from the PCB ground plane. Refer to the Reference Manual for layout guidelines. | | IN0 | 63 | 1 | Clock Inputs. These pins accept an input clock | | IN0b | 64 | I | for synchronizing the device. They support both differential and single-ended clock signals. Refer | | IN1 | 1 | I | to section 3.3.1 Input Configuration and Terminations for input termination options. These pins are | | IN1b | 2 | I | high-impedance and must be terminated externally, when being used. The negative side of the dif- | | IN2 | 14 | I | ferential input must be ac-grounded when accept- | | IN2b | 15 | I | ing a single-ended clock. Unused inputs may be left unconnected. | | Pin Name | Pin Number | Pin Type <sup>1</sup> | Function | |------------------|------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | IN3/FB_IN | 61 | I | Clock Input 3/External Feedback Input. | | IN3b/FB_INb | 62 | I | By default, these pins are used as the 4th clock input (IN3/IN3b). They can also be used as the external feedback input (FB_IN/FB_INb) for the optional zero delay mode. See section 5.3.6 for details on the optional zero delay mode. | | Outputs | | | | | OUT0A | 21 | 0 | Output Clocks. These output clocks support pro- | | OUT0Ab | 20 | 0 | grammable signal amplitude and common mode voltage. Desired output signal format is configura- | | OUT0 | 24 | 0 | ble using register control. Termination recommendations are provided in the sections, 3.5.4 Differ- | | OUT0b | 23 | 0 | ential Output Modes and 3.5.6 LVCMOS Output | | OUT1 | 28 | 0 | Terminations. Unused outputs should be left unconnected. | | OUT1b | 27 | 0 | | | OUT2 | 31 | 0 | | | OUT2b | 30 | 0 | | | OUT3 | 35 | 0 | | | OUT3b | 34 | 0 | | | OUT4 | 38 | 0 | | | OUT4b | 37 | 0 | | | OUT5 | 42 | 0 | | | OUT5b | 41 | 0 | | | OUT6 | 45 | 0 | | | OUT6b | 44 | 0 | | | OUT7 | 51 | 0 | | | OUT7b | 50 | 0 | | | OUT8 | 54 | 0 | | | OUT8b | 53 | 0 | | | OUT9 | 56 | 0 | | | OUT9b | 55 | 0 | | | OUT9A | 59 | 0 | | | OUT9Ab | 58 | 0 | | | Serial Interface | 1 | 1 | • | | I2C_SEL | 39 | I | <b>I2C Select.</b> This pin selects the serial interface mode as I <sup>2</sup> C (I2C_SEL = 1) or SPI (I2C_SEL = 0). This pin is internally pulled high. | | Pin Name | Pin Number | Pin Type <sup>1</sup> | Function | |----------------|------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SDA/SDIO | 18 | I/O | Serial Data Interface. This is the bidirectional data pin (SDA) for the $I^2C$ mode, the bidirectional data pin (SDIO) in the 3-wire SPI mode, or the input data pin (SDI) in 4-wire SPI mode. When in $I^2C$ mode or unused, this pin must be pulled-up using an external resistor of at least 1 k $\Omega$ . No pull-up resistor is needed when in SPI mode. This pin is 3.3 V tolerant. | | A1/SDO | 17 | I/O | Address Select 1/Serial Data Output. In I <sup>2</sup> C mode this pin functions as the A1 address input pin. In 4-wire SPI mode, this is the serial data output (SDO) pin. This pin is 3.3 V tolerant. This pin must be pulled-up externally when unused. | | SCLK | 16 | I | Serial Clock Input. This pin functions as the serial clock input for both $I^2C$ and SPI modes. When in $I^2C$ mode or unused, this pin must be pulled-up using an external resistor of at least 1 k $\Omega$ . No pull-up resistor is needed when in SPI mode. This pin is 3.3 V tolerant. | | A0/CSb | 19 | I | Address Select 0/Chip Select. This pin functions as the hardware controlled address A0 in I <sup>2</sup> C mode. In SPI mode, this pin functions as the chip select input (active low). This pin is internally pulled-up. This pin is 3.3 V tolerant. | | Control/Status | | | | | INTRb | 12 | 0 | Interrupt. $^2$ This pin is asserted low when a change in device status has occurred. This pin must be pulled-up externally using a resistor of at least 1 k $\Omega.$ It should be left unconnected when not in use. | | PDNb | 5 | I | <b>Power Down.</b> <sup>2</sup> The device enters into a low power mode when this pin is pulled low. This pin is internally pulled-up. This pin is 3.3 V tolerant. It can be left unconnected when not in use. | | RSTb | 6 | I | <b>Device Reset.</b> <sup>2</sup> Active low input that performs power-on reset (POR) of the device. Resets all internal logic to a known state and forces the device registers to their default values. Clock outputs are disabled during reset. This pin is internally pulled-up. This pin is 3.3 V tolerant. | | OEb | 11 | I | Output Enable. <sup>2</sup> This pin disables all outputs when held high. This pin is internally pulled low and can be left unconnected when not in use. This pin is 3.3 V tolerant. | | LOLb | 47 | 0 | <b>Loss Of Lock.</b> <sup>2</sup> This output pin indicates when the DSPLL is locked (high) or out-of-lock (low). When in use, this pin must be pulled-up using an external resistor of at least 1 k $\Omega$ . It can be left unconnected when not in use. | | SYNCb | 48 | I | <b>Output Clock Synchronization.</b> <sup>2</sup> An active low signal on this pin resets the output dividers for the purpose of re-aligning the output clocks. This pin is internally pulled-up and can be left unconnected when not in use. | | Pin Name | Pin Number | Pin Type <sup>1</sup> | Function | | |----------|------------|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | IN_SEL0 | 3 | I | Input Reference Select. <sup>2</sup> The IN_SEL[1:0] pins | | | IN_SEL1 | 4 | I | are used in manual pin controlled mode to select<br>the active clock input as shown in Table 3.2 Table<br>6.2 on page 8. These pins are internally pulled-<br>down and may be left unconnected when unused. | | | RSVD | 25 | | Reserved. Leave disconnected. | | | | | Power | | | | VDD | 32 | Р | Core Supply Voltage. The device operates from | | | VDD | 46 | Р | a 1.8 V supply. A 1 uF bypass capacitor should be placed very close to each pin. | | | VDD | 60 | Р | | | | VDDA | 13 | Р | Core Supply Voltage 3.3 V. This core supply pir requires a 3.3 V power source. A 1 uF bypass ca pacitor should be placed very close to this pin. | | | VDD00 | 22 | Р | Output Clock Supply Voltage. Supply voltage | | | VDDO1 | 26 | Р | (3.3 V, 2.5 V, 1.8 V) for OUTx, OUTxb Outputs. Note that VDDO0 supplies power to OUT0 and | | | VDDO2 | 29 | Р | OUT0A; VDDO9 supplies power to OUT9 and OUT9A. Leave VDDO pins of unused output driv- | | | VDDO3 | 33 | Р | ers unconnected. An alternative option is to con-<br>nect the VDDO pin to a power supply and disable | | | VDDO4 | 36 | Р | the output driver to minimize current consumption. | | | VDDO5 | 40 | Р | A 1 μF bypass capacitor should be placed very close to each connected VDDO pin. | | | VDDO6 | 43 | Р | | | | VDDO7 | 49 | Р | | | | VDDO8 | 52 | Р | | | | VDDO9 | 57 | Р | | | | GND PAD | | Р | <b>Ground Pad</b> . This pad provides connection to ground and must be connected for proper operation. | | ### Note: <sup>1.</sup>I = Input, O = Output, P = Power <sup>2.</sup> The IO\_VDD\_SEL control bit (0x0943 bit 0) selects 3.3 V or 1.8 V operation. # 10. Package Outline Figure 10.1. Si5380 9x9 mm 64-QFN Package Diagram Table 10.1. Package Diagram Dimensions | Dimension | MIN | NOM | MAX | |-----------|----------|------|------| | A | 0.80 | 0.85 | 0.90 | | A1 | 0.00 | 0.02 | 0.05 | | b | 0.18 | 0.25 | 0.30 | | D | 9.00 BSC | | | | D2 | 5.10 | 5.20 | 5.30 | | е | 0.50 BSC | | | | Е | 9.00 BSC | | | | E2 | 5.10 | 5.20 | 5.30 | | L | 0.30 | 0.40 | 0.50 | | aaa | _ | _ | 0.10 | | bbb | 0.10 | | | | ccc | _ | _ | 0.08 | | ddd | _ | _ | 0.10 | ### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. Dimensioning and Tolerancing per ANSI Y14.5M-1994. - 3. This drawing conforms to the JEDEC Solid State Outline MO-220. - 4. Recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 11. PCB Land Pattern Figure 11.1. 9x9 mm 64-QFN Land Pattern **Table 11.1. PCB Land Pattern Dimensions** | Dimension | Max | |-----------|------| | C1 | 8.90 | | C2 | 8.90 | | E | 0.50 | | X1 | 0.30 | | Y1 | 0.85 | | X2 | 5.30 | | Y2 | 5.30 | Dimension Max #### General #### Note: - 1. All dimensions shown are in millimeters (mm) unless otherwise noted. - 2. This Land Pattern Design is based on the IPC-7351 guidelines. - 3. All dimensions shown are at Maximum Material Condition (MMC). Least Material Condition is calculated based on a fabrication Allowance of 0.05 mm. ### Solder Mask Design 1. All metal pads are to be non-solder mask defined (NSMD). Clearance between the solder mask and the metal pad is to be $60 \mu m$ minimum, all the way around the pad. ### Stencil Design - 1. A stainless steel, laser-cut and electro-polished stencil with trapezoidal walls should be used to assure good solder paste release. - 2. The stencil thickness should be 0.125 mm (5 mils). - 3. The ratio of stencil aperture to land pad size should be 1:1 for all perimeter pads. - 4. A 3x3 array of 1.25 mm square openings on 1.80 mm pitch should be used for the center ground pad. ### **Card Assembly** - 1. A No-Clean, Type-3 solder paste is recommended. - 2. The recommended card reflow profile is per the JEDEC/IPC J-STD-020 specification for Small Body Components. # 12. Top Marking Figure 12.1. Si5380 Top Marking **Table 12.1. Top Marking Explanation** | Line | Characters | Description | |--------|---------------------------|------------------------------------------------------------------------------------------------------------------------| | Line 1 | Si5380A- | Base part number for Ultra Low Phase Noise, 12-output JESD204B Clock Generator: | | | | Si5380A: 12-output clock generator in 64-QFN package. | | | | - = Dash character. | | Line 2 | Rxxxxx-GM | R = Product revision. (See Ordering Guide for current ordering revision). | | | | xxxxx = Customer specific NVM sequence number. Optional NVM code assigned for custom, factory pre-programmed devices. | | | | Characters are not included for standard, factory default configured devices. See Ordering Guide for more information. | | | | -GM = Package (QFN) type and temperature range (–40 to +85 °C). | | Line 3 | YYWWTTTTT | YYWW = Characters correspond to the year (YY) and work week (WW) of package assembly. | | | | TTTTTT = Manufacturing trace code. | | Line 4 | Circle w/ 1.6 mm diameter | Pin 1 indicator; left-justified | | | e4 | Pb-free symbol; Center-Justified | | | TW | TW = Taiwan; Country of Origin (ISO Abbreviation) | # 13. Device Errata Please log in or register at www.silabs.com to access the device errata document. ### **Table of Contents** | 1. | Feature List | 1 | |----|------------------------------------------------------------------|-----| | 2. | Ordering Guide | 2 | | 3. | Functional Description | 3 | | | 3.1 Frequency Configuration | 3 | | | 3.1.1 Si5380 LTE Frequency Configuration | 3 | | | 3.1.2 Si5380 Configuration for JESD204B Clock Generation | | | | 3.1.3 DSPLL Loop Bandwidth | | | | 3.1.4 Fastlock Feature | | | | 3.1.5 Modes of Operation | | | | 3.1.6 Initialization and Reset | | | | 3.1.7 Freerun Mode | | | | 3.1.8 Lock Acquisition | | | | 3.1.9 Locked Mode | | | | 3.1.10 Holdover Mode | | | | | | | | 3.2 External Reference (XA/XB) | | | | 3.3 Inputs (IN0, IN1, IN2, IN3/FB_IN) | | | | 3.3.1 Input Configuration and Terminations | | | | 3.3.2 Manual Input Selection (IN0, IN1, IN2, IN3/FB_IN) | | | | 3.3.3 Automatic Input Switching (IN0, IN1, IN2, IN3/FB_IN) | | | | 3.3.4 Hitless Input Switching | | | | 3.3.5 Glitchless Input Switching | | | | 3.3.6 Zero Delay Mode | 10 | | | 3.4 Fault Monitoring | 11 | | | 3.4.1 Input LOS Detection | 11 | | | 3.4.2 XA/XB LOS Detection | 11 | | | 3.4.3 OOF Detection | 12 | | | 3.4.4 Precision OOF Monitor | 12 | | | 3.4.5 Fast OOF Monitor | | | | 3.4.6 LOL Detection | 13 | | | 3.4.7 Interrupt Pin INTRb | | | | 3.5 Outputs | 12 | | | 3.5.1 Output Crosspoint | | | | 3.5.2 Output Signal Format | | | | 3.5.3 Output Terminations | | | | 3.5.4 Differential Output Modes | | | | 3.5.5 Programmable Common Mode Voltage for Differential Outputs. | | | | 3.5.6 LVCMOS Output Terminations | | | | 3.5.7 LVCMOS Output Impedance and Drive Strength Selection | | | | 3.5.8 LVCMOS Output Impedance and Drive Strength Selection | | | | 3.5.9 LVCMOS Output Signal Swing | | | | 3.5.10 Output Enable/Disable | | | | 3.5.10 Output Enable/Disable | | | | 3.5.12 Output Disable During XAXB_LOS | | | | 3.5.13 Output Disable During AAAB_LOS | | | | | | | | 3.5.14 Synchronous Enable/Disable Feature | 1 / | | | 3.5.15 Output Skew Control ( $\Delta t_0$ - $\Delta t_4$ ) | |----|---------------------------------------------------------------------------------------------------------| | | 3.5.16 Output Divider (R) Synchronization | | | 3.6 Power Management | | | 3.7 In-Circuit Programming | | | 3.8 Serial Interface | | | 3.9 Custom Factory Preprogrammed Devices | | | 3.10 How to Enable Features and/or Configuration Settings Not Available in ClockBuilder Pro for Factory | | | Pre-programmed Devices | | 4. | Register Map | | 5. | Electrical Specifications | | 6. | Typical Application Diagrams | | 7. | Detailed Block Diagram | | 8. | Typical Operating Characteristics (Phase Noise & Jitter) | | 9. | Pin Description | | 10 | . Package Outline | | 11 | . PCB Land Pattern | | 12 | . Top Marking | | 13 | . Device Errata | | Та | ble of Contents | #### Disclaimer Silicon Laboratories intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Laboratories products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Laboratories reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Laboratories shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products must not be used within any Life Support System without the specific written consent of Silicon Laboratories. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Laboratories products are generally not intended for military applications. Silicon Laboratories products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons. #### Trademark Information Silicon Laboratories Inc., Silicon Laboratories, Silicon Labs, SiLabs and the Silicon Labs logo, CMEMS®, EFM, EFM32, EFR, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZMac®, EZRadio®, EZRadio®, DSPLL®, ISOmodem ®, Precision32®, ProSLIC®, SiPHY®, USBXpress® and others are trademarks or registered trademarks of Silicon Laboratories Inc. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders. Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701 http://www.silabs.com