March 1991 Revised November 1999 ## **74ACTQ14** ## Quiet Series™ Hex Inverter with Schmitt Trigger Input #### **General Description** The ACTQ14 contains six inverter gates each with a Schmitt trigger input. They are capable of transforming slowly changing input signals into sharply defined, jitterfree output signals. In addition, they have a greater noise margin than conventional inverters. The ACTQ14 utilizes Fairchild Quiet Series™ Technology to guarantee quiet output switching and improve dynamic threshold performance. FACT Quiet Series™ features GTO™ output control and undershoot corrector in addition to a split ground bus for superior performance. The ACTQ14 has hysteresis between the positive-going and negative-going input thresholds (typically 1.0V) which is determined internally by transistor ratios and is essentially insensitive to temperature and supply voltage variations. #### **Features** - I<sub>CC</sub> reduced by 50% - Guaranteed simultaneous switching noise level and dynamic threshold performance - Improved latch-up immunity - Guaranteed pin-to-pin skew AC performance - Outputs source/sink 24 mA #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------------| | 74ACTQ14SC | M14A | 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150" Narrow Body | | 74ACTQ14MTC | MTC14 | 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | | 74ACTQ14PC | N14A | 14-Lead Plastic Dual-In-Lead Package (PDIP), JEDEC MS-001, 0.300" Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code. #### **Logic Symbol** ## **Connection Diagram** #### **Pin Descriptions** | Pin Names | Description | |-----------|-------------| | In | Inputs | | Ōn | Outputs | #### **Function Table** | Input | Output | |-------|--------| | Α | ō | | L | Н | | Н | L | Quiet Series™, FACT Quiet Series™ and GTO™ are trademarks of Fairchild Semiconductor Corporation. #### **Absolute Maximum Ratings**(Note 1) #### Zav. C Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Input Diode Current $(I_{IK})$ $\begin{array}{c} \text{V}_{\text{I}} = -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{I}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Input Voltage (V}_{\text{I}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{array}$ DC Output Diode Current (I<sub>OK</sub>) $\begin{aligned} & \text{V}_{\text{O}} = -0.5 \text{V} & -20 \text{ mA} \\ & \text{V}_{\text{O}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ & \text{DC Output Voltage (V}_{\text{O}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{aligned}$ DC Output Source or Sink Current ( $I_O$ ) $\pm$ 50 mA DC V<sub>CC</sub> or Ground Current per Output Pin (I $_{CC}$ or I $_{GND}$ ) $\pm$ 50 mA Storage Temperature ( $T_{STG}$ ) $-65^{\circ}C$ to $+150^{\circ}C$ DC Latch-Up Source or Sink Current $\pm$ 300 mA Junction Temperature (T<sub>J</sub>) DIP 140°C # Recommended Operating Conditions Note 1: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power supply, temperature, and output/input loading variables. Fairchild does not recommend operation outside of databook specifications. #### **DC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub> | | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions | |---------------------|----------------------------------|-----------------|-------|-------|-----------------------------------------------|--------|------------------------------------| | Syllibol | Farameter | (V) | | | ranteed Limits | Ullits | Conditions | | V <sub>IH</sub> | Minimum HIGH Level | 4.5 | 1.5 | 2.0 | 2.0 | V | $V_{OUT} = 0.1V$ | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | V | or V <sub>CC</sub> - 0.1V | | V <sub>IL</sub> | Maximum LOW Level | 4.5 | 1.5 | 0.8 | 0.8 | V | $V_{OUT} = 0.1V$ | | | Input Voltage | 5.5 | 1.5 | 0.8 | 0.8 | V | or V <sub>CC</sub> - 0.1V | | V <sub>OH</sub> | Minimum HIGH Level | 4.5 | 4.49 | 4.4 | 4.4 | V | I <sub>OUT</sub> = -50 μA | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | V | 1 <sub>OUT</sub> = -30 μA | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | 4.5 | | 3.86 | 3.76 | V | $I_{OH} = -24 \text{ mA}$ | | | | 5.5 | | 4.86 | 4.76 | | $I_{OH} = -24 \text{ mA (Note 2)}$ | | V <sub>OL</sub> | Maximum LOW Level | 4.5 | 0.001 | 0.1 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | V | 1 <sub>OUT</sub> = 50 μA | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | 4.5 | | 0.36 | 0.44 | V | $I_{OL} = 24 \text{ mA}$ | | | | 5.5 | | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA (Note 2) | | I <sub>IN</sub> | Maximum Input Leakage Current | 5.5 | | ± 0.1 | ± 1.0 | μА | $V_I = V_{CC}$ , GND | | V <sub>h(max)</sub> | Maximum Hysteresis | 4.5 | | 1.4 | 1.4 | V | T <sub>A</sub> = Worst Case | | | | 5.5 | | 1.6 | 1.6 | v | IA - Worst Case | | V <sub>h(min)</sub> | Minimum Hysteresis | 4.5 | | 0.4 | 0.4 | V | T <sub>A</sub> = Worst Case | | | | 5.5 | | 0.5 | 0.5 | V | I A = Worst Case | | V <sub>t</sub> + | Maximum Positive | 4.5 | | 2.0 | 2.0 | V | T <sub>A</sub> = Worst Case | | | Threshold | 5.5 | | 2.0 | 2.0 | V | I <sub>A</sub> = worst case | | V <sub>t</sub> - | Minimum Negative | 4.5 | | 0.8 | 0.8 | V | T <sub>A</sub> = Worst Case | | | Threshold | 5.5 | | 0.8 | 0.8 | V | TA = Worst Case | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | 0.6 | | 1.5 | mA | $V_{I} = V_{CC} - 2.1V$ | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | I <sub>OHD</sub> | Output Current (Note 3) | 5.5 | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | I <sub>CC</sub> | Maximum Quiescent Supply Current | 5.5 | | 2.0 | 20.0 | μА | $V_{IN} = V_{CC}$ or GND | | V <sub>OLP</sub> | Quiet Output Maximum | 5.0 | 1.1 | 1.5 | | V | Figure 1, Figure 2 | | | Dynamic V <sub>OL</sub> | 5.0 | | 1.5 | | | (Note 4)(Note 5) | | V <sub>OLV</sub> | Quiet Output Minimum | 5.0 | -0.6 | -1.2 | | ٧ | Figure 1, Figure 2 | | | Dynamic V <sub>OL</sub> | 5.0 | | | | | (Note 4)(Note 5) | ## DC Electrical Characteristics (Continued) | Symbol | | Parameter | v <sub>cc</sub> | $T_A = +25^{\circ}C$ | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions | |--------|------------------|------------------------------------------|-----------------|----------------------|-----|-----------------------------------------------|-------|------------------| | | - Cyllibol | i didiliotoi | (V) | Тур | Gua | Guaranteed Limits | | Conditions | | | V <sub>IHD</sub> | Minimum HIGH Level Dynamic Input Voltage | 5.0 | 1.9 | 2.2 | | V | (Note 4)(Note 6) | | | V <sub>ILD</sub> | Maximum LOW Level Dynamic Input Voltage | 5.0 | 1.2 | 0.8 | | V | (Note 4)(Note 6) | Note 2: All outputs loaded; thresholds on input associated with output under test. Note 3: Maximum test duration 2.0 ms, one output loaded at a time. Note 4: DIP package. $\textbf{Note 5:} \ \text{Max number of outputs defined as (n). Data inputs are 0V to 3V. One output @ GND.}$ Note 6: Max number of data inputs (n) switching. (n-1) inputs switching 0V to 3V. Input-under-test switching: 3V to threshold $(V_{ILD})$ , 0V to threshold $(V_{IHD})$ , f = 1 MHz. #### **AC Electrical Characteristics** | Symbol | Parameter | V <sub>CC</sub><br>(V) | $T_A = +25^{\circ}C$ $C_L = 50 \text{ pF}$ | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ $C_L = 50 \text{ pF}$ | | Units | |------------------|-------------------|------------------------|--------------------------------------------|-----|------|---------------------------------------------------------------------------|------|-------| | | | (Note 7) | Min | Тур | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 5.0 | 3.0 | 8.0 | 10.0 | 3.0 | 11.0 | ns | | | Data to Output | 0.0 | 0.0 | 0.0 | | 0.0 | | | | t <sub>PHL</sub> | Propagation Delay | 5.0 | 3.0 | 8.0 | 10.0 | 3.0 | 11.0 | ns | | | Data to Output | 3.0 | 3.0 | 0.0 | 10.0 | 3.0 | 11.0 | 113 | | toshl | Output to Output | 5.0 | | 0.5 | 1.0 | | 1.0 | ns | | toslh | Skew (Note 8) | 3.0 | | 0.5 | 1.0 | | 1.0 | 113 | Note 7: Voltage Range 5.0 is $5.0V \pm 0.5V$ . Note 8: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. #### Capacitance | Symbol | Parameter | Тур | Units | Conditions | |-----------------|-------------------------------|-----|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>PD</sub> | Power Dissipation Capacitance | 80 | pF | $V_{CC} = 5.0V$ | #### **FACT Noise Characteristics** The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT. #### Equipment: Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture Tektronics Model 7854 Oscilloscope #### Procedure: - 1. Verify Test Fixture Loading: Standard Load 50 pF, $500\Omega$ . - 2. Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously. - 3. Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage. - Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measurement. $V_{\mathrm{OHV}}$ and $V_{\mathrm{OLP}}$ are measured with respect to ground reference. Input pulses have the following characteristics: f = 1 MHz, t<sub>r</sub> = 3 ns, t<sub>f</sub> = 3 ns, skew < 150 ps. #### FIGURE 1. Quiet Output Noise Voltage Waveforms 5. Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope. #### V<sub>OLP</sub>/V<sub>OLV</sub> and V<sub>OHP</sub>/V<sub>OHV</sub>: - · Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a $50\Omega$ coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - Measure $V_{OLP}$ and $V_{OLV}$ on the quiet output during the worst case transition for active and enable. Measure $V_{\mbox{\scriptsize OHP}}$ and $V_{\mbox{\scriptsize OHV}}$ on the quiet output during the worst case active and enable transition. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. #### V<sub>ILD</sub> and V<sub>IHD</sub>: - Monitor one of the switching outputs using a $50\Omega$ coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - First increase the input LOW voltage level, $V_{IL}$ , until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed VIH limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>. - Next decrease the input HIGH voltage level, $V_{IH}$ , until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds $V_{\text{IL}}$ limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as VIHD. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. FIGURE 2. Simultaneous Switching Test Circuit ## Physical Dimensions inches (millimeters) unless otherwise noted 14-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-120, 0.150" Narrow Body Package Number M14A ## Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 5.0±0.1 0.43 TYP -A-4.16 6.4 4.4±0.1 -B-3.2 0.2 C B A 0.65 ALL LEAD TIPS LAND PATTERN RECOMMENDATION PIN #1 IDENT. - SEE DETAIL A ALL LEAD TIPS 1.2 MAX □ 0.90 +0.15 0.09-0.20 -C-L <sub>0.10±0.05</sub> 0.65 0.19 - 0.30 **⊕** 0.13 **M** A B **C** -12.00° TOP & BOTTOM R0.09 MIN NOTES: A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB, REF NOTE 6, DATE 7/93. B. DIMENSIONS ARE IN MILLIMETERS. MTC14RevC3 C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. 14-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC14 7.72 GAGE PLANE 0.25 SEATING PLANE R0.09 MIN DETAIL A #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 14-Lead Plastic Dual-In-Lead Package (PDIP), JEDEC MS-001, 0.300" Wide Package Number N14A Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com