$V_{CES} = 1200V$  $I_{C(Nominal)} = 75A$  $T_{J(max)} = 175^{\circ}C$  $V_{CE(on)} typ = 1.9V @ I_{C} = 75A$ 

# Applications

- Medium Power Drives
- UPS
- HEV Inverter
- Welding
- Induction Heating



#### INSULATED GATE BIPOLAR TRANSISTOR



| G    | С         | E       |
|------|-----------|---------|
| Gate | Collector | Emitter |

| Features -                                           | → Benefits                                         |
|------------------------------------------------------|----------------------------------------------------|
| Low $V_{CE(on)}$ and Switching Losses                | High Efficiency in a Wide Range of Applications    |
| 10µs Short Circuit SOA                               |                                                    |
| Square RBSOA                                         | -Rugged Transient Performance                      |
| Maximum Junction Temperature 175°C                   | Increased Reliability                              |
| Positive V <sub>CE(on)</sub> Temperature Coefficient | Eventheast Overset Obering a in Devellet Operation |
| Integrated Gate Resistor                             | Excellent Current Sharing in Parallel Operation    |

| Base part number | Package Type | Standard Pack |          | Orderable part number |
|------------------|--------------|---------------|----------|-----------------------|
|                  |              | Form          | Quantity |                       |
| IRG7CH73K10EF-R  | Die on Film  | Wafer         | 1        | IRG7CH73K10EF-R       |

# **Mechanical Parameter**

| Die Size                            | 9.0 x 9.0                                      | mm <sup>2</sup> |  |  |
|-------------------------------------|------------------------------------------------|-----------------|--|--|
| Minimum Street Width                | 75                                             | μm              |  |  |
| Emiter Pad Size (Included Gate Pad) | See Die Drawing                                | mm <sup>2</sup> |  |  |
| Gate Pad Size                       | 1.0 x 1.7                                      |                 |  |  |
| Area Total / Active                 | 81.0 / 57.7                                    |                 |  |  |
| Thickness                           | 140                                            | μm              |  |  |
| Wafer Size                          | 200                                            | mm              |  |  |
| Notch Position                      | 0                                              | Degrees         |  |  |
| Maximum-Possible Chips per Wafer    | 326 pcs.                                       |                 |  |  |
| Passivation Front side              | Silicon Nitride                                |                 |  |  |
| Front Metal                         | Al, Si (4µm)                                   |                 |  |  |
| Backside Metal                      | AI (0.1μm), Ti (0.1μm), Ni (0.4μm), Ag (0.6μm) |                 |  |  |
| Die Bond                            | Electrically conductive epoxy or solder        |                 |  |  |
| Reject Ink Dot Size                 | 0.25 mm diameter minimum                       |                 |  |  |

# Maximum Ratings

|                                   | Parameter                                       | Max.        | Units |
|-----------------------------------|-------------------------------------------------|-------------|-------|
| V <sub>CE</sub>                   | Collector-Emitter Voltage, T <sub>J</sub> =25°C | 1200        | V     |
| I <sub>C</sub>                    | DC Collector Current                            | 0           | A     |
| I <sub>LM</sub>                   | Clamped Inductive Load Current ④                | 300         | A     |
| V <sub>GE</sub>                   | Gate Emitter Voltage                            | ± 30        | V     |
| T <sub>J</sub> , T <sub>STG</sub> | Operating Junction and Storage Temperature      | -40 to +175 | С°    |

# Static Characteristics (Tested on wafers) . T<sub>J</sub>=25°C

|                         | Parameter                              | Min. | Тур. | Max.  | Units | Conditions                                                         |
|-------------------------|----------------------------------------|------|------|-------|-------|--------------------------------------------------------------------|
| V <sub>(BR)CES</sub>    | Collector-to-Emitter Breakdown Voltage | 1200 |      |       | V     | V <sub>GE</sub> = 0V, I <sub>C</sub> = 250μA                       |
| V <sub>CE(sat)</sub>    | Collector-to-Emitter Saturated Voltage |      | 1.4  | 1.6   |       | V <sub>GE</sub> = 15V, I <sub>C</sub> = 20A, T <sub>J</sub> = 25°C |
| V <sub>GE(th)</sub>     | Gate-Emitter Threshold Voltage         | 5.0  |      | 7.5   |       | $I_{C} = 3.5 \text{mA}$ , $V_{GE} = V_{CE}$                        |
| I <sub>CES</sub>        | Zero Gate Voltage Collector Current    |      | 1.0  | 25    | μA    | V <sub>CE</sub> = 1200V, V <sub>GE</sub> = 0V                      |
| I <sub>GES</sub>        | Gate Emitter Leakage Current           |      |      | ± 400 | nA    | $V_{CE} = 0V, V_{GE} = \pm 30V$                                    |
| R <sub>G INTERNAL</sub> | Internal Gate Resistance               | 1.9  | 2.5  | 3.1   | Ω     |                                                                    |

# Electrical Characteristics (Not subject to production test- Verified by design/characterization)

|                      | Parameter                              | Min.        | Тур. | Max. | Units                                         | Conditions                                                            |
|----------------------|----------------------------------------|-------------|------|------|-----------------------------------------------|-----------------------------------------------------------------------|
| V <sub>CE(sat)</sub> | Collector-to-Emitter Saturated Voltage |             | 1.9  | 2.3  | V                                             | $V_{GE}$ = 15V, I <sub>C</sub> = 75A , T <sub>J</sub> = 25°C $\odot$  |
|                      |                                        |             | 2.5  |      |                                               | V <sub>GE</sub> = 15V, I <sub>C</sub> = 75A , T <sub>J</sub> = 175°C⑤ |
| SCSOA                | Short Circuit Safe Operating Area      | 10          |      |      | μs                                            | V <sub>GE</sub> =15V, V <sub>CC</sub> =600V ②                         |
|                      |                                        |             |      |      |                                               | R <sub>G</sub> =5.0Ω, V <sub>P</sub> ≤1200V,T <sub>J</sub> =150°C     |
| RBSOA                | Reverse Bias Safe Operating Area       | FULL SQUARE |      |      | T <sub>J</sub> = 175°C, I <sub>C</sub> = 300A |                                                                       |
|                      |                                        |             |      |      |                                               | V <sub>CC</sub> = 960V, Vp ≤1200V                                     |
|                      |                                        |             |      |      |                                               | Rg = 5.0 $\Omega$ , V <sub>GE</sub> = +20V to 0V                      |
| C <sub>iss</sub>     | Input Capacitance                      |             | 8700 |      | pF                                            | V <sub>GE</sub> = 0V                                                  |
| C <sub>oss</sub>     | Output Capacitance                     |             | 320  |      |                                               | V <sub>CE</sub> = 30V                                                 |
| C <sub>rss</sub>     | Reverse Transfer Capacitance           |             | 210  |      |                                               | f = 1.0 MHz                                                           |
| Q <sub>g</sub>       | Total Gate Charge (turn-on)            |             | 420  |      | nC                                            | I <sub>C</sub> = 75A ⑥                                                |
| Q <sub>ge</sub>      | Gate-to-Emitter Charge (turn-on)       |             | 100  |      |                                               | V <sub>GE</sub> = 15V                                                 |
| Q <sub>gc</sub>      | Gate-to-Collector Charge (turn-on)     |             | 280  |      | 1                                             | $V_{CC} = 600V$                                                       |

# Switching Characteristics (Inductive Load-Not subject to production test-Verified by design/characterization)

|                     | Parameter           | Min. | Тур. | Max. | Units | Conditions ③                                          |
|---------------------|---------------------|------|------|------|-------|-------------------------------------------------------|
| t <sub>d(on)</sub>  | Turn-On delay time  | —    | 105  | _    |       | I <sub>C</sub> = 75A, V <sub>CC</sub> = 600V          |
| t <sub>r</sub>      | Rise time           | —    | 115  | —    |       | R <sub>G</sub> = 5.0Ω, V <sub>GE</sub> =15V, L=210μH  |
| t <sub>d(off)</sub> | Turn-Off delay time | —    | 45   | -    |       | T <sub>J</sub> = 25°C                                 |
| t <sub>f</sub>      | Fall time           | —    | 60   | _    |       |                                                       |
| t <sub>d(on)</sub>  | Turn-On delay time  | — —  | 100  | -    |       | I <sub>C</sub> = 75A, V <sub>CC</sub> = 600V          |
| t <sub>r</sub>      | Rise time           | —    | 115  | _    |       | R <sub>G</sub> = 5.0Ω, V <sub>GE</sub> =15V, L= 210μH |
| t <sub>d(off)</sub> | Turn-Off delay time | —    | 470  | _    |       | T <sub>J</sub> = 175°C                                |
| t <sub>f</sub>      | Fall time           |      | 230  | _    |       |                                                       |

#### Notes:

- $\bigcirc$  The current in the application is limited by  $T_{JMax}$  and the thermal properties of the assembly.
- ② Not subject to production test- Verified by design / characterization.
- ③ Values influenced by parasitic L and C in measurement.
- (4)  $V_{CC} = 80\%$  ( $V_{CES}$ ),  $V_{GE} = 20V$ , L = 210µH, R<sub>G</sub> = 5.0 $\Omega$ .
- ⑤ Die level characterization.
- 6 Pulse width  $\leq$  400µs; duty cycle  $\leq$  2%.

# **Die Drawing**



NOTES:

- 1. ALL DIMENSIONS ARE SHOWN IN MILLIMETERS [INCHES].
- 2. CONTROLLING DIMENSION: INCHES
- 3. DIE WIDTH AND LENGTH TOLERANCE: -0.0508 [.002]
- 4. DIE THICKNESS = 0.140 [.0055]

REFERENCE: IRG7CH73K10B-R



# Additional Testing and Screening

For Customers requiring product supplied as Known Good Die (KGD) or requiring specific die level testing, please contact your local IR Sales

## Shipping

Sawn Wafer on Film. Please contact your local IR sales office for non-standard shipping options

#### Handling

- Product must be handled only at ESD safe workstations. Standard ESD precautions and safe work environments are as defined in MIL-HDBK-263.
- Product must be handled only in a class 10,000 or better-designated clean room environment.
- Singulated die are not to be handled with tweezers. A vacuum wand with a non-metallic ESD protected tip should be used.

#### Wafer/Die Storage

- Proper storage conditions are necessary to prevent product contamination and/or degradation after shipment.
- Note: To reduce the risk of contamination or degradation, it is recommended that product not being used in the assembly process be returned to their original containers and resealed with a vacuum seal process.
- Sawn wafers on a film frame are intended for immediate use and have a limited shelf life.

#### **Further Information**

For further information please contact your local IR Sales office.

