## XPHASE3<sup>TM</sup> AMD HYBRID CONTROL IC #### DESCRIPTION The IR3514 Hybrid Control IC combined with *xPHASE3*<sup>TM</sup> Phase ICs provides a full featured and flexible way to implement a complete AMD SVID or PVID power solution. It has the ability to independently control both the VDD core and VDDNB auxiliary planes required by the CPU when operated in SVI (Serial VID Interface) mode. The IR3514 can also receive Power Savings commands through the SVI serial bus and communicate this information to the IR3507 or other Phase ICs with PSI input capabilities. When operated in PVI (Parallel VID Interface) mode, the IR3514 controls the VDD core plane through 6 Parallel VID bits and the VDDNB auxiliary plane power stage goes to high impedance. PVI/SVI selection is made by sampling VID1 input upon Enable. The IR3514 interfaces with any number of Phase ICs each driving and monitoring a single phase. The *xPHASE3*<sup>TM</sup> architecture results in a power supply that is smaller, less expensive, and easier to design while providing higher efficiency than conventional approaches. #### **FEATURES** - In SVI Mode (VID1=0 upon Enable) - 2 converter outputs for the AMD processor VDD core and VDDNB auxiliary planes - o AMD Serial VID interface independently programs both output voltages and operation - Both converter outputs boot to 2-bit "Boot" VID codes which are read and stored from the SVC & SVD parallel inputs upon the assertion of the Enable input - PWROK input signal activates SVID after successful boot start-up - o Both converter outputs can be independently turned on and off through SVID commands - Deassertion of PWROK prior to Enable causes the converter output to transition to the stored Pre-PWROK VID codes - Connecting the PWROK input to VCCL disables SVID and implements VFIX mode with both output voltages programmed via SVC & SVD parallel inputs per the 2 bit VFIX VID codes - PSI L commands are forwarded to VDD core phase ICs - In PVI Mode (VID1=1 upon Enable) - Single converter control for VDD with the VDDNB power stage in a high impedance state - o AMD 6 bit parallel VID programs the VDD regulation voltage - VRRDY monitors output voltages, VRRDY will deassert if any output voltage is out of spec - 0.5% overall system set point accuracy - Programmable Dynamic VID Slew Rates - Programmable VID Offset (VDD output only) - Programmable output impedance (VDD output only) - High speed error amplifiers with wide bandwidths of 30MHz and fast slew rates of 12V/us - Remote sense amplifiers provide differential sensing and require less than 50uA bias current - Programmable per phase switching frequency of 250kHz to 1.5MHz - Daisy-chain digital phase timing provides accurate phase interleaving without external components - Hiccup over current protection with delay during normal operation - Central over voltage detection and communication to phase ICs through the IIN (ISHARE) pin - OVP disabled during dynamic VID down transitions to prevent false triggering - Detection and protection of open remote sense lines - Gate Drive and IC bias linear regulator control with programmable output voltage and UVLO - Simplified VR Ready Output provides indication of proper operation and avoids false triggering - Thermally enhanced 40L MLPQ (6mm x 6mm) package - Over voltage signal to system with over voltage detection during powerup and normal operation Page 1 of 46 10/30/2007 #### ORDERING INFORMATION | Device | Package | Order Quantity | |--------------|------------------------------|------------------| | IR3514MTRPBF | 40 Lead MLPQ (6 x 6 mm body) | 3000 per reel | | * IR3514MPBF | 40 Lead MLPQ (6 x 6 mm body) | 100 piece strips | <sup>\*</sup> Samples only #### **APPLICATION CIRCUIT** Figure 1 - IR3514 Application Circuit Page 2 of 46 10/30/2007 ## **PIN DESCRIPTION** | PIN# | PIN SYMBOL | PIN DESCRIPTION | |------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1-3 | VID0, VID5, | PVI VID inputs (ignored in SVI mode). Requires an external pull-up bias and | | | VID4 | should not be floated | | 4 | PWROK | SVI System wide Power Good signal and input to the IR3514. When asserted, | | | | the IR3514 output voltage is programmed through the SVID interface protocol. | | | | Connecting this pin to VCCL enables VFIX mode upon ENABLE. Ignored in PVI. | | 5 | ENABLE | Enable input. A logic low applied to this pin puts the IC into fault mode. In SVI | | | | mode, a logic high on the pin enables the converter and stores the SVC and | | | | SVD input states to determine either a 2-bit BOOT or VFIX VID, depending on | | 6 | IIN2 | the state of PWROK. Do not float this pin as the logic state will be undefined. SVI mode output 2 average current information input from the phase IC(s). This | | 6 | IIINZ | pin also communicates an over voltage condition to the output 2 phase ICs. | | 7 | SS/DEL2 | In SVI mode, programs the output 2 startup and over current protection delay | | , | 33/DLL2 | timing. Connect an external capacitor to LGND to program. | | 8 | VDAC2 | SVI mode output 2 reference voltage programmed by SVID commands. Connect | | | VBNOL | an external RC network to LGND to program the dynamic VID slew rate and | | | | provide compensation for the internal buffer amplifier. In PVI mode, VDAC2 is | | | | forced to 500mV. | | 9 | OCSET2 | Programs the SVI mode output 2 hiccup over-current threshold with an external | | | | resistor to VDAC2 and an internal ROSC based current source. Over-current | | | | protection can be disabled by setting an over-current threshold higher than the | | | | maximum possible signal on the IIN2 pin from the phase ICs; do not exceed 5V | | | 5.4.01.1T0 | or float this pin as improper operation will occur. | | 10 | EAOUT2 | SVI mode error amplifier 2 output. Held low in PVI mode. | | 11 | NC | No Connection | | 12 | FB2 | Inverting input to error amplifier 2. | | 13 | VOUT2 | Output 2 remote sense amplifier output. | | 14 | VOSEN2+ | Output 2 remote sense amplifier input. Kelvin at the load. | | 15 | VOSEN2- | Output 2 remote sense amplifier input. Kelvin at the load return. | | 16 | VOSEN1- | Output 1 remote sense amplifier input. Kelvin at the load return. | | 17 | VOSEN1+ | Output 1 remote sense amplifier input. Kelvin at the load. | | 18 | VOUT1 | Output 1 remote sense amplifier output. | | 19 | FB1 | Inverting input to error amplifier 1. Converter output voltage can be | | | | programmed above the VDAC1 voltage by connecting an external resistor in series with this pin. There is an ROSC based current sink on this pin. | | 20 | NC | No Connection | | 21 | EAOUT1 | Error amplifier 1 output. | | 22 | OCSET1 | Programs the SVI mode output 1 hiccup over-current threshold with an external | | 22 | OCSETT | resistor to VDAC1 and an internal ROSC based current source. Over-current | | | | protection can be disabled by setting an over-current threshold higher than the | | | | maximum possible signal on the IIN2 pin from the phase ICs, do not exceed 5V | | | | or float this pin as improper operation will occur. | | 23 | VDAC1 | Output 1 reference voltage programmed by either SVID commands or parallel | | | | VID bits. Connect an external RC network to LGND to program the dynamic VID | | | | slew rate and provide compensation for the internal buffer amplifier. | | 24 | SS/DEL1 | Programs the output 1 startup and over current protection delay timing. Connect | | | | an external capacitor to LGND to program. | | 25 | IIN1 | Output 1 average current information input from the phase IC(s). This pin also | | | \/D55; | communicates an over voltage condition to the output 1 phase ICs. | | 26 | VDRP1 | Buffered output of the IIN1 signal. Connect an external RC network to FB1 to | | | | program converter output impedance. | Page 3 of 46 10/30/2007 ## **PIN DESCRIPTION CONTINUED:** | PIN# | PIN SYMBOL | PIN DESCRIPTION | |------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 27 | ROSC/OVP | Connect a resistor to LGND to program oscillator frequency and OCSET1, OCSET2, FB1, VDAC1, and VDAC2 bias currents. Oscillator frequency equals switching frequency per phase. The pin voltage is 0.6V during normal operation and higher than 1.6V if over-voltage condition is detected. | | 28 | PSI_L | Digital output to communicate PSI_L to Phase Ics. | | 29 | LGND | Local ground for internal circuitry and IC substrate connection | | 30 | NC | No Connection | | 31 | CLKOUT | Clock output at switching frequency multiplied by phase number. Connect to CLKIN pins of phase ICs. | | 32 | PHSOUT | Phase clock output at switching frequency per phase. Connect to PHSIN pin of the first phase IC. | | 33 | PHSIN | Feedback input of phase clock. Connect to PHSOUT pin of the last phase IC. | | 34 | VCCL | Output of the voltage regulator, and power input for clock oscillator circuitry. Connect a decoupling capacitor to LGND. | | 35 | VCCLFB | Non-inverting input of the voltage regulator error amplifier. Output voltage of the regulator is programmed by a resistor divider connected to VCCL. | | 36 | VCCLDRV | Output of the VCCL regulator error amplifier to control an external pass transistor. The pin senses 12V power supply through a resistor. | | 37 | VRRDY | Open collector output. It is asserted in SVI mode when both outputs are regulated. It is asserted in PVI mode when VDD output is regulated. Connect external pull-up. | | 38 | SVC/VID3 | In SVI mode, SVC (Serial VID Clock) is an input to IR3514 that is driven by an open drain output of the processor. In PVI mode, this pin functions as the VID3 input. It requires an external pull-up and should not be floated. | | 39 | SVD/VID2 | In SVI mode, SVD (Serial VID Data) is a bidirectional signal that is an input and open drain output for both the AMD processor and the IR3514. In PVI mode, this pin functions as the VID2. It requires an external pull-up and should not be floated. | | 40 | VID1 | This pin determines the control mode of the IR3514, either SVI or PVI. SVI mode is selected if VID1=0 upon Enable. PVI mode is selected if VID1=1 upon Enable. It requires an external pull-up and should not be floated. | Page 4 of 46 10/30/2007 ## **ABSOLUTE MAXIMUM RATINGS** Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltages are absolute voltages referenced to the LGND pin. Operating Junction Temperature...... to 150°C Storage Temperature Range....-65°C to 150°C ESD Rating.....HBM Class 1C JEDEC Standard MSL Rating.....2 Reflow Temperature......260°C | PIN# | PIN NAME | $V_{MAX}$ | V <sub>MIN</sub> | I <sub>source</sub> | I <sub>SINK</sub> | |------|----------|-----------|------------------|---------------------|-------------------| | 1 | VID0 | 8V | -0.3V | 1mA | 1mA | | 2 | VID5 | 8V | -0.3V | 1mA | 1mA | | 3 | VID4 | 8V | -0.3V | 1mA | 1mA | | 4 | PWROK | 8V | -0.3V | 1mA | 1mA | | 5 | ENABLE | 3.5V | -0.3V | 1mA | 1mA | | 6 | IIN2 | 8V | -0.3V | 5mA | 1mA | | 7 | SS/DEL2 | 8V | -0.3V | 1mA | 1mA | | 8 | VDAC2 | 3.5V | -0.3V | 1mA | 1mA | | 9 | OCSET2 | 8V | -0.3V | 1mA | 1mA | | 10 | EAOUT2 | 8V | -0.3V | 25mA | 10mA | | 12 | FB2 | 8V | -0.3V | 1mA | 1mA | | 13 | VOUT2 | 8V | -0.3V | 5mA | 25mA | | 14 | VOSEN2+ | 8V | -0.5V | 5mA | 1mA | | 15 | VOSEN2- | 1.0V | -0.5V | 5mA | 1mA | | 16 | VOSEN1- | 1.0V | -0.5V | 5mA | 1mA | | 17 | VOSEN1+ | 8V | -0.5V | 5mA | 1mA | | 18 | VOUT1 | 8V | -0.3V | 5mA | 25mA | | 19 | FB1 | 8V | -0.3V | 1mA | 1mA | | 21 | EAOUT1 | 8V | -0.3V | 25mA | 10mA | | 22 | OCSET1 | 8V | -0.3V | 1mA | 1mA | | 23 | VDAC1 | 3.5V | -0.3V | 1mA | 1mA | | 24 | SS/DEL1 | 8V | -0.3V | 1mA | 1mA | | 25 | IIN1 | 8V | -0.3V | 5mA | 1mA | | 26 | VDRP1 | 8V | -0.3V | 35mA | 1mA | | 27 | ROSC/OVP | 8V | -0.3V | 1mA | 1mA | | 28 | PSI_L | 8V | -0.3V | 1mA | 10mA | | 29 | LGND | n/a | n/a | 20mA | 1mA | | 31 | CLKOUT | 8V | -0.3V | 100mA | 100mA | | 32 | PHSOUT | 8V | -0.3V | 10mA | 10mA | | 33 | PHSIN | 8V | -0.3V | 1mA | 1mA | | 34 | VCCL | 8V | -0.3V | 1mA | 20mA | | 35 | VCCLFB | 3.5V | -0.3V | 1mA | 1mA | | 36 | VCCLDRV | 10V | -0.3V | 1mA | 50mA | | 37 | VRRDY | 8V | -0.3V | 1mA | 20mA | | 38 | SVC/VID3 | 8V | -0.3V | 1mA | 1mA | | 39 | SVD/VID2 | 8V | -0.3V | 1mA | 10mA | | 40 | VID1 | 8V | -0.3V | 1mA | 1mA | Page 5 of 46 10/30/2007 RECOMMENDED OPERATING CONDITIONS FOR RELIABLE OPERATION WITH MARGIN 4.75V $\leq$ VCCL $\leq$ 7.5V, -0.3V $\leq$ VOSEN-x $\leq$ 0.3V, 0 $^{\circ}$ C $\leq$ T $_{J}$ $\leq$ 100 $^{\circ}$ C, 7.75 k $\Omega$ $\leq$ Rosc $\leq$ 50 k $\Omega$ , Css/Delx = 0.1uF ## **ELECTRICAL CHARACTERISTICS** The electrical characteristics involve the spread of values guaranteed within the recommended operating conditions (unless otherwise specified). Typical values represent the median values, which are related to 25 °C. #### **IR3514 Electrical Characteristics** | PARAMETER | TER TEST CONDITION | | | MAX | UNIT | |------------------------------|--------------------|------|------|------|------| | PVID INTERFACE | | | | | | | VIDx Input Threshold | | 0.85 | 0.95 | 1.05 | V | | VIDx Pull-down Resistance | | 100 | 175 | 250 | kΩ | | PSI_L OUTPUT | | | | | | | Output Voltage | I(PSI_L) = 3mA | | 150 | 300 | mV | | Pull-up Resistance (to VCCL) | | 6 | 10 | 20 | kΩ | #### **IR3514 Electrical Characteristics** | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|-------|------| | SVID Interface | | | | | , | | SVC & SVD Input Thresholds | Threshold Increasing | 0.850 | 0.950 | 1.05 | V | | | Threshold Decreasing | 550 | 650 | 750 | mV | | | Threshold Hysteresis | 195 | 300 | 405 | mV | | Bias Current | 0V ≤ V(x) ≤ 3.5V, SVD not asserted | -5 | 0 | 5 | uA | | SVD Low Voltage | I(SVD)= 3mA | | 20 | 300 | mV | | SVD Output Fall Time | $0.7 \times VDD$ to $0.3 \times VDD$ , $1.425V \le VDD \le$<br>$1.9V$ , $10 \text{ pF} \le Cb \le 400 \text{ pF}$ ,<br>Cb=capacitance of one bus line (Note 1) | 20+ 0.1<br>xCb(pF) | | 250 | ns | | Pulse width of spikes suppressed by the input filter | Note 1 | 97 | 260 | 410 | ns | | Oscillator | | | | | | | PHSOUT Frequency | | -10% | See<br>Figure 2 | +10% | kHz | | ROSC Voltage | | 0.57 | 0.600 | 0.630 | V | | CLKOUT High Voltage | I(CLKOUT)= -10 mA, measure V(VCCL) – V(CLKOUT). | | | 1 | V | | CLKOUT Low Voltage | I(CLKOUT)= 10 mA | | | 1 | V | | PHSOUT High Voltage | I(PHSOUT)= -1 mA, measure V(VCCL) – V(PHSOUT) | | | 1 | V | | PHSOUT Low Voltage | I(PHSOUT)= 1 mA | | | 1 | V | | PHSIN Threshold Voltage | Compare to V(VCCL) | 30 | 50 | 70 | % | | VDRP1 Buffer Amplifier | | | | | | | Input Offset Voltage | $V(VDRP1)-V(IIN1), 0.5V \le V(IIN1) \le 3.3V$ | -8 | 0 | 8 | mV | | Source Current | $0.5V \le V(IIN1) \le 3.3V$ | 2 | | 30 | mA | | Sink Current | $0.5V \le V(IIN1) \le 3.3V$ | 0.2 | 0.4 | 0.6 | mA | | Unity Gain Bandwidth | Note 1 | | 8 | | MHz | | Slew Rate | Note 1 | | 4.7 | | V/μs | | IIN Bias Current | | -1 | 0 | 1 | μΑ | Page 6 of 46 10/30/2007 | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------|----------------------------|------|----------| | Remote Sense Differential Ar | nplifiers | | I | | ı | | Unity Gain Bandwidth | Note 1 | 3.0 | 6.4 | 9.0 | MHz | | Input Offset Voltage | 0.5V≤ V(VOSENx+) - V(VOSENx-) ≤ 1.6V,<br>Note 2 | -3 | 0 | 3 | mV | | Source Current | 0.5V≤ V(VOSENx+) - V(VOSENx-) ≤ 1.6V | 0.5 | 1 | 1.7 | mA | | Sink Current | 0.5V≤ V(VOSENx+) - V(VOSENx-) ≤ 1.6V | 2 | 12 | 18 | mA | | Slew Rate | 0.5V≤ V(VOSENx+) - V(VOSENx-) ≤ 1.6V,<br>Note 1 | 2 | 4 | 8 | V/us | | VOSEN+ Bias Current | 0.5V < V(VOSENx+) < 1.6V | | 30 | 50 | uA | | VOSEN- Bias Current | -0.3V ≤ VOSENx- ≤ 0.3V, All VID Codes | | 30 | 50 | uA | | VOSEN+ Input Voltage Range | V(VCCL)=7V | | | 5.5 | V | | Low Voltage | V(VCCL) =7V | | | 250 | mV | | High Voltage | V(VCCL) – V(VOUTx) | | 0.5 | 1 | V | | Soft Start and Delay | | | | ., | | | Start Delay | Measure Enable to EAOUTx activation | 1 | 2.9 | 3.5 | ms | | Start-up Time | Measure Enable activation to VRRDY | 3 | 8 | 13 | ms | | OC Delay Time | V(IINx) - V(OCSETx) = 500 mV | 300 | 650 | 1000 | us | | SS/DELx to FBx Input Offset<br>Voltage | With FBx = 0V, adjust V(SS/DELx) until EAOUTx drives high | 0.7 | 1.4 | 1.9 | V | | Charge Current | | -30 | -50 | -70 | μΑ | | OC Delay/VID Off Discharge Curre | ents Note 1 | 30 | 47 | 70 | μΑ | | Fault Discharge Current | | 2.5 | 4.5 | 6.5 | μΑ | | Hiccup Duty Cycle | I(Fault) / I(Charge) | 8 | 10 | 12 | uA/uA | | Charge Voltage | | 3.5 | 3.9 | 4.2 | V | | Delay Comparator Threshold | Relative to Charge Voltage, SS/DELx rising Note 1 | | 80 | | mV | | Delay Comparator Threshold | Relative to Charge Voltage, SS/DELx falling Note 1 | | 120 | | mV | | Delay Comparator Hysteresis | Note 1 | | 40 | | mV | | Discharge Comp. Threshold | | 150 | 200 | 300 | mV | | <b>Over-Current Comparators</b> | | | | | | | Input Offset Voltage | $1V \le V(OCSETx) \le 3.3V$ | -35 | 0 | 35 | mV | | OCSET Bias Current | A | -5% | Vrosc(V)*1000<br>/Rosc(KΩ) | +5% | μA | | 2048-4096 Count Threshold | Adjust ROSC value to find threshold | | 11.4 | | kΩ | | 1024-2048 Count Threshold | Adjust ROSC value to find threshold | | 32.5 | | kΩ | | Error Amplifiers | MD > 4M | 0.5 | T | 0.5 | 0/ | | System Set-Point Accuracy (Deviation from Table 1, 2, and 3 | VID ≥ 1V | -0.5 | | 0.5 | % | | per test circuit in Figures 2A & 2B) | 0.8V ≤ VID < 1V<br>0.5V ≤ VID < 0.8V | -5<br>-8 | | +5 | mV<br>mV | | Input Offset Voltage | Measure V(FBx) – V(VDACx)). Note 2 $25 ^{\circ}\text{C} \le \text{T}_{J} \le 100 ^{\circ}\text{C}$ | -1 | 0 | 1 | mV | | FB1 Bias Current | 25 5 2 1 1 2 1 5 5 5 | -5% | Vrosc(V)*1000<br>/Rosc(KΩ) | +5% | μΑ | | FB2 Bias Current | | -1 | 0 | 1 | μΑ | | DC Gain | Note 1 | 100 | 110 | 120 | dB | | Bandwidth | Note 1 | 20 | 30 | 40 | MHz | | Slew Rate | Note 1 | 7 | 12 | 20 | V/µs | | Sink Current | | 0.4 | 0.85 | 1 | mA | | Source Current | | 5.0 | 8.5 | 12.0 | mA | | Maximum Voltage | Measure V(VCCL) - V(EAOUTx) | 500 | 780 | 950 | mV | Page 7 of 46 10/30/2007 | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|---------------------------------------|----------|--------| | Minimum Voltage | | | 120 | 250 | mV | | Open Voltage Loop Detection<br>Threshold | Measure V(VCCL) - V(EAOUT), Relative to Error Amplifier maximum voltage. | 125 | 300 | 600 | mV | | Open Voltage Loop Detection<br>Delay | Measure PHSOUT pulse numbers from V(EAOUTx) = V(VCCL) to VRRDY = low. | | 8 | | Pulses | | Enable Input | | • | | | | | Blanking Time | Noise Pulse < 100ns will not register an ENABLE state change. Note 1 | 75 | 250 | 400 | ns | | VDAC References | | | | | | | Source Currents | Includes I(OCSETx) | -8% | 3000*Vrosc(V)<br>/ ROSC(kΩ) | +8% | μΑ | | Sink Currents | Includes I(OCSETx) | -11% | 1000*Vrosc(V)<br>/ ROSC(kΩ) | +11% | μА | | VRRDY Output | | l . | , , , , , , , , , , , , , , , , , , , | <u>l</u> | | | Under Voltage Threshold -<br>Voutx Decreasing | Reference to VDACx | -365 | -315 | -265 | mV | | Under Voltage Threshold -<br>Voutx Increasing | Reference to VDACx | -325 | -275 | -225 | mV | | Under Voltage Threshold<br>Hysteresis | | 5 | 53 | 110 | mV | | Output Voltage | I(VRRDY) = 4mA | | 150 | 300 | mV | | Leakage Current | V(VRRDY) = 5.5V | | 0 | 10 | μА | | VCCL Activation Threshold | I(VRRDY) = 4mA, V(VRRDY) = 300mV | | 1.73 | 3.5 | ·V | | Over Voltage Protection (OV | P) Comparators | l . | | | 1 | | Threshold at Power-up | | 1.60 | 1.73 | 1.83 | V | | Voutx Threshold Voltage | Compare to V(VDACx) | 100 | 125 | 150 | mV | | OVP Release Voltage during<br>Normal Operation | Compare to V(VDACx) | -13 | 3 | 20 | mV | | Threshold during Dynamic VID down | | 1.66 | 1.72 | 1.78 | V | | Dynamic VID Detect Comparator Threshold | | 25 | 50 | 75 | mV | | Propagation Delay to IIN | Measure time from V(Voutx) > V(VDACx) (250mV overdrive) to V(IINx) transition to > 0.9 * V(VCCL). | | 90 | 180 | ns | | OVP High Voltage | Measure V(VCCL)-V(ROSC/OVP) | 0 | | 1.2 | V | | OVP Power-up High Voltage | V(VCCLDRV)=1.8V. Measure V(VCCL)-<br>V(ROSC/OVP) | 0 | | 0.2 | V | | Propagation Delay to OVP | Measure time from V(Voutx) > V(VDACx) (250mV overdrive) to V(ROSC/OVP) transition to >1V. | | 150 | 300 | nS | | IIN Pull-up Resistance | | | 5 | 15 | Ω | | Open Sense Line Detection | 1 | | 1 | | | | Sense Line Detection Active<br>Comparator Threshold Voltage | | 150 | 200 | 250 | mV | | Sense Line Detection Active<br>Comparator Offset Voltage | V(Voutx) < [V(VOSENx+) - V(LGND)] / 2 | 35 | 62.5 | 90 | mV | | VOSEN+ Open Sense Line<br>Comparator Threshold | Compare to V(VCCL) | 86.5 | 89.0 | 91.5 | % | | VOSEN- Open Sense Line<br>Comparator Threshold | | 0.36 | 0.40 | 0.44 | V | | Sense Line Detection Source<br>Currents | V(Voutx) = 100mV | 200 | 500 | 700 | uA | Page 8 of 46 10/30/2007 | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-----------------------------|------------------------------------|----------|--------------------------|------|------| | VCCL Regulator Amplifier | | | <b>-</b> | 1 | - U | | Reference Feedback Voltage | | 1.15 | 1.2 | 1.25 | V | | VCCLFB Bias Current | | -1 | 0 | 1 | uA | | VCCLDRV Sink Current | | 10 | 30 | | mA | | UVLO Start Threshold | Compare to V(VCCL) | 89.0 | 93.5 | 97.0 | % | | UVLO Stop Threshold | Compare to V(VCCL) | 81.0 | 85.0 | 89.0 | % | | Hysteresis | Compare to V(VCCL) | 7.0 | 8.25 | 9.5 | % | | <b>ENABLE, PWROK Inputs</b> | | <b>.</b> | · · | | I | | Threshold Increasing | | 1.38 | 1.65 | 1.94 | V | | Threshold Decreasing | | 0.8 | 0.99 | 1.2 | V | | Threshold Hysteresis | | 470 | 620 | 770 | mV | | Bias Current | 0V ≤ V(x) ≤ 3.5V, SVC not asserted | -5 | 0 | 5 | uA | | PWROK VFIX Mode Threshold | | 3.3V | (VCCL<br>+3.3)(V) /<br>2 | VCCL | V | | General | | <u>.</u> | • | | | | VCCL Supply Current | | 4 | 10 | 15 | mA | **Note 1:** Guaranteed by design, but not tested in production Note 2: VDACx Outputs are trimmed to compensate for Error & Amp Remote Sense Amp input offsets Bold Letters: Critical specs **TBD:** To be determined by Applications Engineer TBS: To be selected by the Design Engineer to facilitate the IC design Page 9 of 46 10/30/2007 ## PHSOUT FREQUENCY VS RROSC CHART #### PHSOUT FREQUENCY vs. RROSC Frequency (KHz) RROSC (KOhm) Figure 2 - PHSOUT Frequency vs. R<sub>ROSC</sub> chart Page 10 of 46 10/30/2007 Figure 3 - IR3514 BLOCK DIAGRAM Page 11 of 46 10/30/2007 #### SYSTEM SET POINT TEST Converter output voltage is determined by the system set point voltage which is the voltage that appears at the FBx pins when the converter is in regulation. The set point voltage includes error terms for the VDAC digital-to-analog converters, Error Amp input offsets, and Remote Sense input offsets. The voltage appearing at the VDACx pins is not the system set point voltage. System set point voltage test circuits for Outputs 1 and 2 are shown in Figures 4A and 4B. Figure 4A - Output 1 System Set Point Test Circuit Figure 4B - Output 2 System Set Point Test Circuit Page 12 of 46 10/30/2007 #### SYSTEM THEORY OF OPERATION #### **PWM Control Method** The PWM block diagram of the *xPHASE3*<sup>TM</sup> architecture is shown in Figure 5. Feed-forward voltage mode control with trailing edge modulation is used. A high-gain wide-bandwidth voltage type error amplifier in the Control IC is used for the voltage control loop. Input voltage is sensed in phase ICs and feed-forward control is realized. The PWM ramp slope will change with the input voltage automatically compensating for changes in the input voltage. The input voltage can change due to variations in the silver box output voltage or due to the wire and PCB-trace voltage drop related to changes in load current. Figure 5 - PWM Block Diagram ## **Frequency and Phase Timing Control** The oscillator is located in the Control IC and the system clock frequency is programmable from 250 kHz to 9 MHZ by an external resistor. The control IC system clock signal (CLKOUT) is connected to CLKIN of all the phase ICs. The phase timing of the phase ICs is controlled by the daisy chain loop, where control IC phase clock output (PHSOUT) is connected to the phase clock input (PHSIN) of the first phase IC, and PHSOUT of the first phase IC is connected to PHSIN of the second phase IC, etc. The last phase IC (PHSOUT) is connected back to PHSIN of the control IC to complete the loop. During power up, the control IC sends out clock signals from both CLKOUT and PHSOUT pins and detects the feedback at PHSIN pin to determine the phase number and monitor any fault in the daisy chain loop. Figure 6 shows the phase timing for a four phase converter. Page 13 of 46 10/30/2007 Figure 6 Four Phase Oscillator Waveforms #### **PWM Operation** The PWM comparator is located in the phase IC. Upon receiving the falling edge of a clock pulse, the PWM latch is set. This event starts the PWM ramp voltage charge cycle, turns off the low side driver, and turns on the high side driver after a non-overlap blank time. When the PWM ramp voltage exceeds the error amplifier's output voltage, the PWM latch is reset. This turns off the high side driver and then turns on the low side driver after the non-overlap blank time; it activates the ramp discharge clamp, which quickly discharges the internal PWM ramp capacitor to the output voltage of share adjust amplifier in phase IC until the next clock pulse. The PWM latch is reset dominant allowing all phases to go to zero duty cycle within a few tens of nanoseconds in response to a load step decrease. Phases can overlap and go up to 100% duty cycle in response to a load step increase with turn-on gated by the clock pulses. An error amplifier output voltage greater than the common mode input range of the PWM comparator results in 100% duty cycle regardless of the voltage of the PWM ramp. This arrangement guarantees the error amplifier is always in control and can demand 0 to 100% duty cycle as required. It also favors response to a load step decrease which is appropriate given the low output to input voltage ratio of most systems. The inductor current will increase much more rapidly than decrease in response to load transients. This control method is designed to provide "single cycle transient response" where the inductor current changes in response to load transients within a single switching cycle maximizing the effectiveness of the power train and minimizing the output capacitor requirements. An additional advantage of the architecture is that differences in ground or input voltage at the phases have no effect on operation since the PWM ramps are referenced to VDAC. Figure 7 depicts PWM operating waveforms under various conditions. Page 14 of 46 10/30/2007 Figure 7 PWM Operating Waveforms ## **Body Braking**<sup>™</sup> In a conventional synchronous buck converter, the minimum time required to reduce the current in the inductor in response to a load step decrease is; $$T_{SLEW} = \frac{L*(I_{MAX} - I_{MIN})}{V_O}$$ The slew rate of the inductor current can be significantly increased by turning off the synchronous rectifier in response to a load step decrease. The switch node voltage is then forced to decrease until conduction of the synchronous rectifier's body diode occurs. This increases the voltage across the inductor from Vout to Vout + $V_{\text{BODYDIODE}}$ . The minimum time required to reduce the current in the inductor in response to a load transient decrease is now; $$T_{SLEW} = \frac{L*(I_{MAX} - I_{MIN})}{V_O + V_{BODYDIODE}}$$ Since the voltage drop in the body diode is often higher than output voltage, the inductor current slew rate can be increased by 2X or more. This patent pending technique is referred to as "body braking" and is accomplished through the "body braking comparator" located in the phase IC. If the error amplifier's output voltage drops below the VDAC voltage or a programmable voltage, this comparator turns off the low side gate driver. #### **Lossless Average Inductor Current Sensing** Inductor current can be sensed by connecting a series resistor and a capacitor network in parallel with the inductor and measuring the voltage across the capacitor, as shown in Figure 8. The equation of the sensing network is, $$v_C(s) = v_L(s) \frac{1}{1 + sR_{CS}C_{CS}} = i_L(s) \frac{R_L + sL}{1 + sR_{CS}C_{CS}}.$$ Usually, the resistor $R_{CS}$ and capacitor $C_{CS}$ are chosen so that the time constant of $R_{CS}$ and $R_{CS}$ equals the time constant of the inductor which is the inductance L over the inductor DCR ( $R_{L}$ ). If the two time constants match, the voltage across $R_{CS}$ is proportional to the current through L, and the sense circuit can be treated as if only a sense resistor with the value of $R_{L}$ was used. The mismatch of the time constants does not affect the measurement of inductor DC current, but does affects the AC component of the inductor current. Page 15 of 46 10/30/2007 Figure 8 Inductor Current Sensing and Current Sense Amplifier The advantage of sensing the inductor current, versus high side or low side sensing, is that the actual output current being delivered to the load is obtained rather than sensing only a peak or sampled information about the switch currents. The output voltage can be positioned to meet a load line based on real time information. Except for a sense resistor in series with the inductor, this is the only sense method that can support a single cycle transient response. Other methods provide no information during either load increase (low side sensing) or load decrease (high side sensing). An additional problem associated with peak or valley current mode control for voltage positioning is that they suffer from peak-to-average errors. These errors will show in many ways but one example is the effect of frequency variation. If the frequency of a particular unit is 10% low, the peak to peak inductor current will be 10% larger and the output impedance of the converter will drop by about 10%. Variations in inductance, current sense amplifier bandwidth, PWM prop delay, any added slope compensation, input voltage, and output voltage are all additional sources of peak-to-average errors. #### **Current Sense Amplifier** A high speed differential current sense amplifier is located in the phase IC, as shown in Figure 8. Its gain is nominally 32.5 at 25°C, and the 3850 ppm/°C increase in inductor DCR should be compensated in the voltage loop feedback path. The current sense amplifier can accept positive differential input up to 50mV and negative up to -10mV before clipping. The output of the current sense amplifier is summed with the DAC voltage and sent to the control IC and other phases through an on-chip $3K\Omega$ resistor connected to the ISHARE pin. The ISHARE pins of all the phases are tied together and the voltage on the share bus represents the average current through all the inductors and is used by the control IC for voltage positioning and current limit protection. #### **Average Current Share Loop** Current sharing between phases of the converter is achieved by the average current share loop in each phase IC. The output of the current sense amplifier is compared with average current at the share bus. If current in a phase is smaller than the average current, the share adjust amplifier of the phase will pull down the starting point of the PWM ramp thereby increasing its duty cycle and output current; if current in a phase is larger than the average current, the share adjust amplifier of the phase will pull up the starting point of the PWM ramp thereby decreasing its duty cycle and output current. The current share amplifier is internally compensated so that the crossover frequency of the current share loop is much slower than that of the voltage loop and the two loops do not interact. Page 16 of 46 10/30/2007 #### **IR3514 THEORY OF OPERATION** #### **Block Diagram** The Block diagram of the IR3514 is shown in Figure 3. The following discussions are applicable to either output plane unless otherwise specified. #### **VID Interface Configuration** The IR3514 Hybrid Control IC can operate in either SVI (Serial VID Interface) or PVI (Parallel VID Interface) mode. The state of VID1 upon ENABLE assertion determines which mode the IR3514 will operate in; VID1=0V enables the SVI Dual Plane Mode, conversely VID1="1" selects PVI Single Plane Mode. SVI mode has the ability to independently control both the VDD core and VDDNB auxiliary planes required by the CPU. The IR3514 can also receive Power Savings commands through the SVI serial bus and communicate this information to the IR3507 or other Phase ICs with PSI input capabilities. When operated in PVI (Parallel VID Interface) mode, the IR3514 controls the VDD core plane through 6 Parallel VID bits and the VDDNB auxiliary plane power stage goes to high impedance. ## Serial VID Control (VID1="0" at ENABLE assertion) The two Serial VID Interface (SVID) pins SVC and SVD are used to program the Boot VID voltage upon assertion of ENABLE while PWROK is de-asserted. See Table 2 for the 2-bit Boot VID codes. Both VDAC1 and VDAC2 voltages will be programmed to the Boot VID code until PWROK is asserted. The Boot VID code is stored by the IR3514 to be utilized again if PWROK is de-asserted. Serial VID communication from the processor is enabled after the PWROK is asserted. Addresses and data are serially transmitted in 8-bit words. The IR3514 has three fixed addresses to control VDAC1, VDAC2, or both VDAC1 and VDAC2 (See Table 6 for addresses). The first data bit of the SVID data word represents the PSI bit which is passed on to the phase ICs via the IR3514 PSI\_L pin. PSI\_L is pulled high by an internal 10K resistor to VCCL when data bit 7 of an SVID command is high. The remaining data bits SVID[6:0] select the desired VDACx regulation voltage as defined in Table 3. SVID[6:0] are the inputs to the Digital-to-Analog Converter (DAC) which then provides an analog reference voltage to the transconductance type buffer amplifier. This VDACx buffer provides a system reference on the VDACx pin. The VDACx voltage along with error amplifier and remote sense differential amplifier input offsets are post-package trimmed to provide a 0.5% system set-point accuracy, as measured in Figures 4A and 4B. VDACx slew rates are programmable by properly selecting external series RC compensation networks located between the VDACx and the LGND pins. The VDACx source and sink currents are derived off the external oscillator frequency setting resistor, R<sub>ROSC</sub>. The programmable slew rate enables the IR3514 to smoothly change the regulated output voltage throughout VID transitions resulting in a power supply input and output capacitor inrush currents, along with output voltage overshoot, to be well controlled. The two Serial VID Interface (SVID) pins SVC and SVD can also program the VFIX VID voltage upon assertion of ENABLE while PWROK is equal to VCCL. See Table 3 for the 2-bit VFIX VID codes. Both VDAC1 and VDAC2 voltages will be programmed to the VFIX code. The SVC and SVD pins require external pull-up biasing and should not be floated. | Description | |----------------------------------------------------------------------------------------------------| | PSI_L: | | = 0 means the processor is at an optimal load for the regulator(s) to enter power-saving mode. | | = 1 means the processor is not at an optimal load for the regulator(s) to enter power-saving mode. | | SVID[6:0] as defined in Table 4. | | | Table 1. Serial VID 8-Bit Data Field Encoding Page 17 of 46 10/30/2007 Table 2 - Pre-PWROK 2 bit "metal" VID codes | SVC | SVD | Output Voltage(V) | |-----|-----|-------------------| | 0 | 0 | 1.1 | | 0 | 1 | 1.0 | | 1 | 0 | 0.9 | | 1 | 1 | 0.8 | Table 3 - VFIX mode 2 bit VID Codes | SVC | SVD | Output Voltage(V) | |-----|-----|-------------------| | 0 | 0 | 1.4 | | 0 | 1 | 1.2 | | 1 | 0 | 1.0 | | 1 | 1 | 0.8 | Table 4 - AMD 7 BIT SVID CODES | SVID [6:0] | Voltage (V) | SVID [6:0] | Voltage (V) | SVID [6:0] | Voltage (V) | SVID [6:0] | Voltage (V) | |------------|-------------|------------|-------------|------------|-------------|------------|-------------| | 000_0000 | 1.5500 | 010_0000 | 1.1500 | 100_0000 | 0.7500 | 110_0000 | 0.5000 | | 000_0001 | 1.5375 | 010_0001 | 1.1375 | 100_0001 | 0.7375 | 110_0001 | 0.5000 | | 000_0010 | 1.5250 | 010_0010 | 1.1250 | 100_0010 | 0.7250 | 110_0010 | 0.5000 | | 000_0011 | 1.5125 | 010_0011 | 1.1125 | 100_0011 | 0.7125 | 110_0011 | 0.5000 | | 000_0100 | 1.5000 | 010_0100 | 1.1000 | 100_0100 | 0.7000 | 110_0100 | 0.5000 | | 000_0101 | 1.4875 | 010_0101 | 1.0875 | 100_0101 | 0.6875 | 110_0101 | 0.5000 | | 000_0110 | 1.4750 | 010_0110 | 1.0750 | 100_0110 | 0.6750 | 110_0110 | 0.5000 | | 000_0111 | 1.4625 | 010_0111 | 1.0625 | 100_0111 | 0.6625 | 110_0110 | 0.5000 | | 000_1000 | 1.4500 | 010_1000 | 1.0500 | 100_1000 | 0.6500 | 110_1000 | 0.5000 | | 000_1001 | 1.4375 | 010_1001 | 1.0375 | 100_1001 | 0.6375 | 110_1001 | 0.5000 | | 000_1010 | 1.4250 | 010_1010 | 1.0250 | 100_1010 | 0.6250 | 110_1010 | 0.5000 | | 000_1011 | 1.4125 | 010_1011 | 1.0125 | 100_1011 | 0.6125 | 110_1011 | 0.5000 | | 000_1100 | 1.4000 | 010_1100 | 1.0000 | 100_1100 | 0.6000 | 110_1100 | 0.5000 | | 000_1101 | 1.3875 | 010_1101 | 0.9875 | 100_1101 | 0.5875 | 110_1101 | 0.5000 | | 000_1110 | 1.3750 | 010_1110 | 0.9750 | 100_1110 | 0.5750 | 110_1110 | 0.5000 | | 000_1111 | 1.3625 | 010_1111 | 0.9625 | 100_1111 | 0.5625 | 110_1111 | 0.5000 | | 001_0000 | 1.3500 | 011_0000 | 0.9500 | 101_0000 | 0.5500 | 111_0000 | 0.5000 | | 001_0001 | 1.3375 | 011_0001 | 0.9375 | 101_0001 | 0.5375 | 111_0001 | 0.5000 | | 001_0010 | 1.3250 | 011_0010 | 0.9250 | 101_0010 | 0.5250 | 111_0010 | 0.5000 | | 001_0011 | 1.3125 | 011_0011 | 0.9125 | 101_0011 | 0.5125 | 111_0011 | 0.5000 | | 001_0100 | 1.3000 | 011_0100 | 0.9000 | 101_0100 | 0.5000 | 111_0100 | 0.5000 | | 001_0101 | 1.2875 | 011_0101 | 0.8875 | 101_0101 | 0.5000 | 111_0101 | 0.5000 | | 001_0110 | 1.2750 | 011_0110 | 0.8750 | 101_0110 | 0.5000 | 111_0110 | 0.5000 | | 001_0111 | 1.2625 | 011_0111 | 0.8625 | 101_0111 | 0.5000 | 111_0111 | 0.5000 | | 001_1000 | 1.2500 | 011_1000 | 0.8500 | 101_1000 | 0.5000 | 111_1000 | 0.5000 | | 001_1001 | 1.2375 | 011_1001 | 0.8375 | 101_1001 | 0.5000 | 111_1001 | 0.5000 | | 001_1010 | 1.2250 | 011_1010 | 0.8250 | 101_1010 | 0.5000 | 111_1010 | 0.5000 | | 001_1011 | 1.2125 | 011_1011 | 0.8125 | 101_1011 | 0.5000 | 111_1011 | 0.5000 | | 001_1100 | 1.2000 | 011_1100 | 0.8000 | 101_1100 | 0.5000 | 111_1100 | OFF | | 001_1101 | 1.1875 | 011_1101 | 0.7875 | 101_1101 | 0.5000 | 111_1101 | OFF | | 001_1110 | 1.1750 | 011_1110 | 0.7750 | 101_1110 | 0.5000 | 111_1110 | OFF | | 001_1111 | 1.1625 | 011_1111 | 0.7625 | 101_1111 | 0.5000 | 111_1111 | OFF | Page 18 of 46 10/30/2007 ## AMD 6-Bit Parallel VID Control (VID1="1" at ENABLE assertion) PVI mode is enabled if VID1 is equal to logic 1 when ENABLE is asserted. VID1 can then be used along with the other VIDx bits to program VDAC1 to AMD 6-bit Parallel VID codes shown in Table 5. Output 2 is shut down with VID2 defaulting to 0.5V, SS/DEL2 is held at 0V, and EAOUT2 = 0V which places all Output 2 phase ICs in high impedance mode. All Output 2 fault and OVP communication to VRRDY, ROSC and IIN2 are disabled. PWROK and PSI\_L bits are ignored in PVI mode. Pins VID0, VID1, VID4 and VID5 have 175 k $\Omega$ resistors to LGND and require external pull-up biasing. VID2/SVD and VID3/SVC do not have internal resistor pull downs and also require external pull-up biasing. Table 5 - AMD 6-BIT PVID TABLE | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Vout (V) | VID5 | VID4 | VID3 | VID2 | VID1 | VID0 | Vout(V) | |------|------|------|------|------|------|----------|------|------|------|------|------|------|---------| | 0 | 0 | 0 | 0 | 0 | 0 | 1.5500 | 1 | 0 | 0 | 0 | 0 | 0 | 0.7625 | | 0 | 0 | 0 | 0 | 0 | 1 | 1.5250 | 1 | 0 | 0 | 0 | 0 | 1 | 0.7500 | | 0 | 0 | 0 | 0 | 1 | 0 | 1.5000 | 1 | 0 | 0 | 0 | 1 | 0 | 0.7375 | | 0 | 0 | 0 | 0 | 1 | 1 | 1.4750 | 1 | 0 | 0 | 0 | 1 | 1 | 0.7250 | | 0 | 0 | 0 | 1 | 0 | 0 | 1.4500 | 1 | 0 | 0 | 1 | 0 | 0 | 0.7125 | | 0 | 0 | 0 | 1 | 0 | 1 | 1.4250 | 1 | 0 | 0 | 1 | 0 | 1 | 0.7000 | | 0 | 0 | 0 | 1 | 1 | 0 | 1.4000 | 1 | 0 | 0 | 1 | 1 | 0 | 0.6875 | | 0 | 0 | 0 | 1 | 1 | 1 | 1.3750 | 1 | 0 | 0 | 1 | 1 | 1 | 0.6750 | | 0 | 0 | 1 | 0 | 0 | 0 | 1.3500 | 1 | 0 | 1 | 0 | 0 | 0 | 0.6625 | | 0 | 0 | 1 | 0 | 0 | 1 | 1.3250 | 1 | 0 | 1 | 0 | 0 | 1 | 0.6500 | | 0 | 0 | 1 | 0 | 1 | 0 | 1.3000 | 1 | 0 | 1 | 0 | 1 | 0 | 0.6375 | | 0 | 0 | 1 | 0 | 1 | 1 | 1.2750 | 1 | 0 | 1 | 0 | 1 | 1 | 0.6250 | | 0 | 0 | 1 | 1 | 0 | 0 | 1.2500 | 1 | 0 | 1 | 1 | 0 | 0 | 0.6125 | | 0 | 0 | 1 | 1 | 0 | 1 | 1.2250 | 1 | 0 | 1 | 1 | 0 | 1 | 0.6000 | | 0 | 0 | 1 | 1 | 1 | 0 | 1.2000 | 1 | 0 | 1 | 1 | 1 | 0 | 0.5875 | | 0 | 0 | 1 | 1 | 1 | 1 | 1.1750 | 1 | 0 | 1 | 1 | 1 | 1 | 0.5750 | | 0 | 1 | 0 | 0 | 0 | 0 | 1.1500 | 1 | 1 | 0 | 0 | 0 | 0 | 0.5625 | | 0 | 1 | 0 | 0 | 0 | 1 | 1.1250 | 1 | 1 | 0 | 0 | 0 | 1 | 0.5500 | | 0 | 1 | 0 | 0 | 1 | 0 | 1.1000 | 1 | 1 | 0 | 0 | 1 | 0 | 0.5375 | | 0 | 1 | 0 | 0 | 1 | 1 | 1.0750 | 1 | 1 | 0 | 0 | 1 | 1 | 0.5250 | | 0 | 1 | 0 | 1 | 0 | 0 | 1.0500 | 1 | 1 | 0 | 1 | 0 | 0 | 0.5125 | | 0 | 1 | 0 | 1 | 0 | 1 | 1.0250 | 1 | 1 | 0 | 1 | 0 | 1 | 0.5000 | | 0 | 1 | 0 | 1 | 1 | 0 | 1.0000 | 1 | 1 | 0 | 1 | 1 | 0 | 0.4875 | | 0 | 1 | 0 | 1 | 1 | 1 | 0.9750 | 1 | 1 | 0 | 1 | 1 | 1 | 0.4750 | | 0 | 1 | 1 | 0 | 0 | 0 | 0.9500 | 1 | 1 | 1 | 0 | 0 | 0 | 0.4625 | | 0 | 1 | 1 | 0 | 0 | 1 | 0.9250 | 1 | 1 | 1 | 0 | 0 | 1 | 0.4500 | | 0 | 1 | 1 | 0 | 1 | 0 | 0.9000 | 1 | 1 | 1 | 0 | 1 | 0 | 0.4375 | | 0 | 1 | 1 | 0 | 1 | 1 | 0.8750 | 1 | 1 | 1 | 0 | 1 | 1 | 0.4250 | | 0 | 1 | 1 | 1 | 0 | 0 | 0.8500 | 1 | 1 | 1 | 1 | 0 | 0 | 0.4125 | | 0 | 1 | 1 | 1 | 0 | 1 | 0.8250 | 1 | 1 | 1 | 1 | 0 | 1 | 0.4000 | | 0 | 1 | 1 | 1 | 1 | 0 | 0.8000 | 1 | 1 | 1 | 1 | 1 | 0 | 0.3875 | | 0 | 1 | 1 | 1 | 1 | 1 | 0.7750 | 1 | 1 | 1 | 1 | 1 | 1 | 0.3750 | Page 19 of 46 10/30/2007 #### **Output 1 (VDD) Adaptive Voltage Positioning** The IR3514 provides Adaptive Voltage Positioning (AVP) on the output1 plane only. AVP helps reduces the peak to peak output voltage excursions during load transients and reduces load power dissipation at heavy load. The circuitry related to the voltage positioning is shown in Figure 9. Resistor $R_{FB1}$ is connected between the error amplifiers inverting input pin FB1 and the remote sense differential amplifier output, VOUT1. An internal current sink on the FB1 pin along with $R_{FB1}$ provides programmability of a fixed offset voltage above the VDAC1 voltage. The offset voltage generated across $R_{FB1}$ forces the converter's output voltage higher to maintain a balance at the error amplifiers inputs. The FB1 sink current is derived by the external resistor $R_{ROSC}$ that programs the oscillator frequency. The VDRP1 pin voltage is a buffered reproduction of the IIN1 pin which is connected to the current share bus ISHARE. The voltage on ISHARE represents the system average inductor current information. At each phase IC, an RC network across the inductor provides current information which is gained up 32.5X and then added to the VDAC<sub>X</sub> voltage. This phase current information is provided on the ISHARE bus via a 3K resistor in the phase ICs. #### **Output 1 Inductor DCR Temperature Compensation** A negative temperature coefficient (NTC) thermistor can be used for output1 inductor DCR temperature compensation. The thermistor should be placed close to the output1 inductors and connected in parallel with the feedback resistor, as shown in Figure 10. The resistor in series with the thermistor is used to reduce the nonlinearity of the thermistor. Page 20 of 46 10/30/2007 Figure 9 Adaptive voltage positioning Figure 10 Temperature compensation of Output1 inductor DCR Page 21 of 46 10/30/2007 #### Remote Voltage Sensing VOSENX+ and VOSENX- are used for remote sensing and connected directly to the load. The remote sense differential amplifiers with high speed, low input offset and low input bias current ensure accurate voltage sensing and fast transient response. #### Start-up Sequence The IR3514 has a programmable soft-start function to limit the surge current during the converter start-up. A capacitor connected between the $SS/DEL_x$ and LGND pins controls soft start timing, over-current protection delay and hiccup mode timing. Constant current sources and sinks control the charge and discharge rates of the $SS/DEL_x$ . Figure 11 depicts the SVID start-up sequence. If the ENABLE input is asserted and there are no faults, the SS/DEL $_{\rm X}$ pin will begin charging, the pre-PWROK 2 bit Boot VID codes are read and stored, and both VDAC pins transition to the pre-PWROK Boot VID code. The error amplifier output EAOUT $_{\rm X}$ is clamped low until SS/DEL $_{\rm X}$ reaches 1.4V. The error amplifier will then regulate the converter's output voltage to match the V(SS/DEL $_{\rm X}$ )-1.4V offset until the converter output reaches the 2-bit Boot VID code. The SS/DEL $_{\rm X}$ voltage continues to increase until it rises above the threshold of Delay Comparator where the VRRDY output is allowed to go high. The SVID interface is activated upon PWROK assertion and the VDAC $_{\rm X}$ along with the converter output voltage will change in response to any SVID commands. The PVI Single Plane Mode start-up sequence is the same as the SVID startup sequence with the exceptions that only SS/DEL1 will be allowed to charge and there is no Boot VID voltage. PWROK is ignored. The Error Amplifier output EAOUTx is clamped low until SS/DELx reaches 1.4V. The error amplifier will then regulate the converter's output voltage to match the SS/DELx voltage less the 1.4V offset until the converter output reaches the pre-PWROK 2 bit metal VID code. The SS/DELx voltage continues to increase until it rises above the threshold of Delay Comparator. The VRRDY output is then de-asserted (allowed to go high). Upon PWROK assertion the SVID interface is activated and VDACx and converter output will change in response to any SVID commands. VCCL under voltage, over current, or a low signal on the ENABLE input immediately sets the fault latch, which causes the EAOUT pin to drive low, thereby turning off the phase IC drivers. The VRRDY pin also drives low and $SS/DEL_X$ discharges to 0.2V. If the fault has cleared, the fault latch will be reset by the $SS/DEL_X$ discharge comparator allowing another soft start charge cycle to occur. Other fault conditions, such as output over voltage, open VOSNS sense lines, or an open phase timing daisy chain set a different group of fault latches that can only be reset by cycling VCCL power. These faults discharge $SS/DEL_x$ , pull down EAOUT<sub>x</sub> and drive VRRDY low. SVID OFF codes turn off the converter by discharging SS/DEL<sub>x</sub> and pulling down EAOUTx but do not drive VRRDY low. Upon receipt of a non-off SVID code the converter will re-soft start and transition to the voltage represented by the SVID code as shown in Figure 11. The converter can be disabled by pulling the SS/DELx pins below 0.6V. Page 22 of 46 10/30/2007 Figure 11 SVID Start-up Sequence Transitions Page 23 of 46 10/30/2007 ## Serial VID Interface Protocol and VID-on-the-fly Transition The IR3514 supports the AMD SVI bus protocol and the AMD Server and desktop SVI wire protocol which is based on fast-mode I<sup>2</sup>C. SVID commands from an AMD processor are communicated through SVID bus pins SVC and SVD. The SVC pin of the IR3514 does not have an open drain output since AMD SVID protocol does not support slave clock stretching. The IR3514 transitions from a 2-bit Boot VID mode to SVI mode upon assertion of PWROK. The SMBus *send byte* protocol is used by the IR3514 VID-on-the-fly transactions. The IR3514 will wait until it detects a start bit which is defined as an SVD falling edge while SVC is high. A 7bit address code plus one write bit (low) should then follow the start bit. This address code will be compared against an internal address table and the IR3514 will reply with an acknowledge ACK bit if the address is one of the three stored addresses otherwise the ACK bit will not be sent out. The SVD pin is pulled low by the IR3514 to generate the ACK bit. Table 6 has the list of addresses recognized by the IR3514. The processor should then transmit the 8-bit data word immediately following the ACK bit. Data bit 7 is the PSI\_L bit which is followed by the 7Bit AMD code. The IR3514 replies again with an ACK bit once the data is received. If the received data is not a VID-OFF command, the IR3514 immediately changes the DAC analog outputs to the new target. VDAC1 and VDAC2 then slew to the new VID voltages. See Figure 12a and 12b for a send byte examples. | Table 6 - | SVIS | Send | Byte | Address | Table | |-----------|------|------|------|---------|-------| |-----------|------|------|------|---------|-------| | SVI Address [6:0] + Wr | Description | |------------------------|---------------------------------------| | 110xx100b | Set VID only on Output 1 | | 110xx010b | Set VID only on Output 2 | | 110xx110b | Set VID on both Output 1 and Output 2 | Note: 'x' in the above Table 4 means the bit could be either '1' or '0'. Figure 12a Send Byte Example Page 24 of 46 10/30/2007 Figure 12b Sending 1.55 VID to both outputs and turning off PSI mode #### **Over-Current Hiccup Protection after Soft Start** The over current limit threshold is set by a resistor connected between OCSETx and VDACx pins. Figure 13 shows the hiccup over-current protection with delay after VRRDY is asserted. The delay is required since over-current conditions can occur as part of normal operation due to load transients or VID transitions. If the IINx pin voltage, which is proportional to the average current plus VDACx voltage, exceeds the OCSETx voltage after VRRDY is asserted, it will initiate the discharge of the capacitor at SS/DELx through the discharge current 47uA. If the over-current condition persists long enough for the SS/DELx capacitor to discharge below the 120mV offset of the delay comparator, the fault latch will be set pulling the error amplifier's output low and inhibiting switching in the phase ICs and de-asserting the VRRDY signal. The SS/DEL capacitor will then continue to discharge through the 4.5uA discharge current until it reaches 200 mV and the fault latch is reset allowing a normal soft start to occur. The output current is not controlled during the delay time. If an over-current condition is again encountered during the soft start cycle, the over-current action will repeat and the converter will be in hiccup mode. Page 25 of 46 10/30/2007 Figure 13 Hiccup over-current waveforms #### **Linear Regulator Output (VCCL)** The IR3514 has a built-in linear regulator controller, and only an external NPN transistor is needed to create a linear regulator. The output voltage of the linear regulator can be programmed between 4.75V and 7.5V by the resistor divider at VCCLFB pin. The regulator output powers the gate drivers and other circuits of the phase ICs along with circuits in the control IC, and the voltage is usually programmed to optimize the converter efficiency. The linear regulator can be compensated by a 4.7uF capacitor at the VCCL pin. As with any linear regulator, due to stability reasons, there is an upper limit to the maximum value of capacitor that can be used at this pin and it's a function of the number of phases used in the multiphase architecture and their switching frequency. Figure 14 shows the stability plots for the linear regulator with 5 phases switching at 750 kHz. An external 5V can be connected to this pin to replace the linear regulator with appropriate selection of the VCCLFB resistor divider, and VCCLDRV resistor. When using an external VCCL, it's essential to adjust it such that VCCLFB is slightly less than the 1.19V reference voltage. This condition ensures that the VCCLDRV pin doesn't load the ROSC pin. The switching frequency, FB1 bias current, VDAC slew rate and OCSET point are derived from the loading current of ROSC pin. Figure 14 VCCL regulator stability with 5 phases and PHSOUT equals 750 kHz Page 26 of 46 10/30/2007 #### **VCCL Under Voltage Lockout (UVLO)** The IR3514 has no under voltage lockout for converter input voltage (VCC), but monitors the VCCL voltage instead, which is used for the gate drivers of phase ICs and circuits in control IC and phase ICs. During power up, the fault latch will be reset if VCCL is above 94% of the voltage set by resistor divider at VCCLFB pin. If VCCL voltage drops below 86% of the set value, the fault latch will be set. #### **VID OFF Codes** SVID OFF codes of 111\_1100, 111\_1101, 111\_1110, and 111\_1111 turn off the converter by pulling down EAOUTx voltage and discharging SS/DELx through the discharge current 47uA, but do not drive VRRDY low. Upon receipt of a non-off SVID code the converter will turn on and transition to the voltage represented by the SVID as shown in figure 11. #### **Voltage Regulator Ready (VRRDY)** The VRRDY pin is an open-collector output and should have an external pull-up resistor. During soft start, VRRDY remains low until the output voltage is in regulation and SS/DEL $_{\rm X}$ is above 3.9V. The VRRDY pin becomes low if ENABLE is low, VCCL is below 86% of target, an over current condition occurs for at least 1024 PHSOUT clocks prior to VRRDY, an over current condition occurs after VRRDY and SS/DEL $_{\rm X}$ discharges to the delay threshold, an open phase timing daisy chain condition occurs, VOSNS lines are detected open, VOUT $_{\rm X}$ is 315mV below VDAC $_{\rm X}$ , or if the error amp is sensed as operating open loop for 8 PHSOUT cycles. A high level at the VRRDY pin indicates that the converter is in operation with no fault and ensures the output voltage is within the regulation. Output 2 can not affect VRRDY in PVI mode. VRRDY monitors the output voltage. If any of the voltage planes fall out of regulation, VRRDY will become low, but the VR continues to regulate its output voltages. The PWROK input may or may not de-assert prior to the voltage planes falling out of specification. Output voltage out of spec is defined as 315mV to 275mV below nominal voltage. VID on-the-fly transition which is a voltage plane transitioning between one voltage associated with one VID code and a voltage associated with another VID code is not considered to be out of specification. A PWROK de-assert while ENABLE is high results in all planes regulating to the previously stored 2-bit Boot VID. If the 2-bit Boot VID is higher than the VID prior to PWROK de-assertion, this transition will NOT be treated as VID on-the-fly and if either of the two outputs is out of spec high, VRRDY will be pulled down. #### **Open Voltage Loop Detection** The output voltage range of error amplifier is continuously monitored to ensure the voltage loop is in regulation. If any fault condition forces the error amplifier output above VCCL-1.08V for 8 PHSOUT switching cycles, the fault latch is set. The fault latch can only be cleared by cycling the power to VCCL. #### **Load Current Indicator Output** The VDRP pin voltage represents the average current of the converter plus the DAC voltage. The load current information can be retrieved by using a differential amplifier to subtract VDAC1 voltage from the VDRP1 voltage. #### **Enable Input** Pulling the ENABLE pin below 0.8V sets the Fault Latch. Forcing ENABLE to a voltage above 1.94V results in the pre-PWROK 2 bit VID codes off the SVD and SVC pins to be read and stored. $SS/DEL_X$ pins are also allowed to begin their power-up cycles. Page 27 of 46 10/30/2007 #### Over Voltage Protection (OVP) Output over-voltage might occur due to a high side MOSFET short or if the output voltage sense path is compromised. If the over-voltage protection comparators sense that either $VOUT_X$ pin voltage exceeds $VDAC_X$ by 125mV, the over voltage fault latch is set which pulls the error amplifier output low to turn off the converter power stage. The IR3514 communicates an OVP condition to the system by raising the ROSC/OVP pin voltage to within V(VCCL) - 1.2V. An OVP condition is also communicated to the phase ICs by forcing the IIN pin (which is tied to the ISHARE bus and ISHARE pins of the phase ICs) to VCCL as shown in Figure 15. In each phase IC, the OVP circuit overrides the normal PWM operation to ensure the low side MOSFET turn-on within approximately 150ns. The low side MOSFET will remain on until the ISHARE pins fall below V(VCCL) - 800mV. An over voltage fault condition is latched in the IR3514 and can only be cleared by cycling the power to VCCL. Output 2 OVP is disabled in PVI mode. During dynamic VID down at light to no load, false OVP triggering is prevented by increasing the OVP threshold to a fixed 1.6V whenever a dynamic VID is detected and the difference between output voltage and the fast internal VDAC is more than 50mV, as shown in Figure 16. The over-voltage threshold is changed back to VDAC+125mV if the difference between output voltage and the fast internal VDAC is less than 50mV. The overall system must be considered when designing for OVP. In many cases the over-current protection of the AC-DC or DC-DC converter supplying the multiphase converter will be triggered thus providing effective protection without damage as long as all PCB traces and components are sized to handle the worst-case maximum current. If this is not possible, a fuse can be added in the input supply to the multiphase converter. Figure 15 - Over-voltage protection during normal operation Page 28 of 46 10/30/2007 Figure 16 Over-voltage protection during dynamic VID #### **Open Remote Sense Line Protection** If either remote sense line $VOSEN_{X^+}$ or $VOSEN_{X^-}$ is open, the output of Remote Sense Amplifier ( $VOUT_X$ ) drops. The IR3514 continuously monitors the $VOUT_X$ pin and if $VOUT_X$ is lower than 200 mV, two separate pulse currents are applied to the $VOSEN_{X^+}$ and $VOSEN_{X^-}$ pins to check if the sense lines are open. If $VOSEN_{X^+}$ is open, a voltage higher than 90% of V(VCCL) will be present at $VOSEN_{X^+}$ pin and the output of Open Line Detect Comparator will be high. If $VOSEN_{X^-}$ is open, a voltage higher than 400mV will be present at $VOSEN_{X^-}$ pin and the Open Line Detect Comparator output will be high. With either sense line open, the Open Sense Line Fault Latch will be set to force the error amplifier output low and immediately shut down the converter. $SS/DEL_X$ will be discharged and the Open Sense Fault Latch can only be reset by cycling the power to VCCL. #### **Open Daisy Chain Protection** IR3514 checks the daisy chain every time it powers up. It starts a daisy chain pulse on the PHSOUT pin and detects the feedback at PHSIN pin. If no pulse comes back after 32 CLKOUT pulses, the pulse is restarted again. If the pulse fails to come back the second time, the open daisy chain fault is registered, and SS/DEL is not allowed to charge. The fault latch can only be reset by cycling the power to VCCL. After powering up, the IR3514 monitors PHSIN pin for a phase input pulse equal or less than the number of phases detected. If PHSIN pulse does not return within the number of phases in the converter, another pulse is started on PHSOUT pin. If the second started PHSOUT pulse does not return on PHSIN, an open daisy chain fault is registered. ## **Phase Number Determination** After a daisy chain pulse is started, the IR3514 checks the timing of the input pulse at PHSIN pin to determine the phase number. Page 29 of 46 10/30/2007 ## **APPLICATIONS INFORMATION** Figure 17 IR3514 \ IR3507 Five Phases – One Phase Dual Outputs Converter Page 30 of 46 10/30/2007 #### **DESIGN PROCEDURES - IR3514 AND IR3505 CHIPSET** #### **IR3514 EXTERNAL COMPONENTS** All the output components are selected using one output but suitable for both unless otherwise specified. #### Oscillator Resistor RRosc The IR3514 generates square wave pulses to synchronize the phase ICs. The switching frequency of the each phase converter equals the PHSOUT frequency, which is set by the external resistor RROSC (use Figure 2 to determine the RROSC value). The CLKOUT frequency equals the switching frequency multiplied by the phase number. #### Soft Start Capacitor CSS/DEL The Soft Start capacitor CSS/DEL programs four different time parameters, soft start delay time, soft start time, VR ready delay time and over-current fault latch delay time after VR ready. SS/DEL pin voltage controls the slew rate of the converter output voltage, as shown in Figure 11. Once the ENABLE pin rises above 1.65V, there is a soft-start delay time TD1 during which SS/DEL pin is charged from zero to 1.4 V. Once SS/DEL reaches 1.4 V, the error amplifier output is released to begin soft start. The soft start time, TD2, represents the time during which converter voltage rises from zero to pre-PWROK VID voltage and the SS/DEL pin voltage rises from 1.4 V to pre-PWROK VID voltage plus 1.4 V. VR-ready delay time, TD3, is the time period between where VR reaches pre-PWROK VID voltage and VR-ready signal assertion. Calculate CSS/DEL based on the required soft start time TD2. $$C_{SS/DEL} = \frac{TD2 * I_{CHG}}{V_{pre-PWROK}} = \frac{TD2 * 50 * 10^{-6}}{V_{pre-PWROK}}$$ (1) The soft start delay time TD1 and VR ready delay time TD3 are determined by equation (2) and (3) respectively. $$TD1 = \frac{C_{SS/DEL} *1.4}{I_{CHG}} = \frac{C_{SS/DEL} *1.4}{50 *10^{-6}}$$ (2) $$TD3 = \frac{C_{SS/DEL} * (3.92 - V_{pre-PWROK} - 1.4)}{I_{CHG}} = \frac{C_{SS/DEL} * (3.92 - V_{pre-PWROK} - 1.4)}{50 * 10^{-6}}$$ (3) Once CSS/DEL is chosen, use equation (4) to calculate the maximum over-current fault latch delay time tocdel. $$t_{OCDEL} = 2.5 * \frac{C_{SS/DEL} * 0.12}{I_{DISCHG}} = 2.5 * \frac{C_{SS/DEL} * 0.12}{47 * 10^{-6}}$$ (4) Due to the exponential turn-on slope of the discharge current (47uA), a correction factor (X2.5) is added to the equation (4) to accurately predict over-current delay time. #### VDAC Slew Rate Programming Capacitor CVDAC and Resistor RVDAC The slew rate of VDAC down-slope SRDOWN can be programmed by the external capacitor CVDAC as defined in (5), where ISINK is the sink current of VDAC pin. The slew rate of VDAC up-slope is three times greater that of down-slope. The resistor RVDAC is used to compensate VDAC circuit and is determined by (6). Page 31 of 46 10/30/2007 $$C_{VDAC} = \frac{I_{SINK}}{SR_{DOWN}} \tag{5}$$ $$R_{VDAC} = 0.5 + \frac{3.2 * 10^{-15}}{C_{VDAC}^{2}} \tag{6}$$ #### Over Current Setting Resistor ROCSET The inductor DC resistance is utilized to sense the inductor current. The copper wire of inductor has a constant temperature coefficient of 3850 ppm/°C, and therefore the maximum inductor DCR can be calculated from (7), where RL\_MAX and RL\_ROOM are the inductor DCR at maximum temperature TL\_MAX and room temperature TL ROOM respectively. $$R_{L\_MAX} = R_{L\_ROOM} * [1 + 3850 * 10^{-6} * (T_{L\_MAX} - T_{L\_ROOM})]$$ (7) The total input offset voltage (VCS\_TOFST), of current sense amplifier in phase ICs, is the sum of input offset (VCS\_OFST) of the amplifier itself and that created by the amplifier input bias current flowing through the current sense resistor RCS. $$V_{CS-TOFST} = V_{CS-OFST} + I_{CSIN+} * R_{CS}$$ (8) The over current limit is set by the external resistor ROCSET as defined in (9). ILIMIT is the required over current limit. IOCSET is the bias current of OCSET pin and can be calculated with the equation in the ELECTRICAL CHARACTERISTICS Table. Gcs is the gain of the current sense amplifier. KP is the ratio of inductor peak current over average current in each phase and can be calculated from (10). $$R_{OCSET} = \left[\frac{I_{LIMIT}}{n} * R_{L_{-MAX}} * (1 + K_P) + V_{CS_{-TOFST}}\right] * G_{CS} / I_{OCSET}$$ (9) $$K_P = \frac{(V_I - V_O) * V_O / (L * V_I * f_{SW} * 2)}{I_O / n}$$ (10) #### VCCL Programming Resistor RvccLFB1 and RvccLFB2 Since VCCL voltage is proportional to the MOSFET gate driver loss and inversely proportional to the MOSFET conduction loss, the optimum voltage should be chosen to maximize the converter efficiency. VCCL linear regulator consists of an external NPN transistor, a ceramic capacitor and a programmable resistor divider. Pre-select RVCCLFB1, and calculate RVCCLFB2 from (11). $$R_{VCCLFB2} = \frac{R_{VCCLFB1} *1.23}{VCCL - 1.23} \tag{11}$$ # No Load Offset Setting Resistor RFB11, RFB13, RTHERM1 and Adaptive Voltage Positioning Resistor RDRP11 for Output1 Define RFB\_R is the effective offset resistor at room temperature equals to RFB11//(RFB13+RTHERM1). Given the offset voltage VO\_NLOFST above the DAC voltage, calculate the sink current from the FB1 pin IFB1 using the equation in the ELECTRICAL CHARACTERISTICS Table, then the effective offset resistor value RFB1 can be determined from (12). Page 32 of 46 10/30/2007 $$R_{FB\_R} = \frac{V_{O\_NLOFST}}{I_{FR1}} \tag{12}$$ Adaptive voltage positioning lowers the converter voltage by RO\*IO, where RO is the required output impedance of the converter. Pre-select feedback resistor RFB, and calculate the droop resistor RDRP, $$R_{DRP11} = \frac{R_{FB\_R} * R_{L\_ROOM} * G_{CS}}{n * R_O}$$ (13) Calculate the desired effective feedback resistor at the maximum temperature RFB\_M using (14) $$R_{FB\_M} = \frac{R_{DRP11} * R_O * n}{G_{CS} * R_{I\_MAY}}$$ (14) A negative temperature constant (NTC) thermistor RTHERM1 is required to sense the temperature of the power stage for the inductor DCR thermal compensation. Pre-select RTHERM, RTHERM1 must be bigger than RFB\_R and RTMAX1 - NTC thermistor resistance at allowed maximum temperature TMAX must be bigger than RFB\_M, RTMAX1 is calculated from (15). $$R_{TMAX1} = R_{THERM1} * EXP[B_{THERM1} * (\frac{1}{T_{L\_MAX}} - \frac{1}{T_{\_ROOM}})]$$ (15) Select the series resistor RFB13 using (16) to linearize the NTC thermistor, which has non-linear characteristics in the operational temperature range. $$R_{FB13} = \frac{\sqrt{(R_{THERM1} + R_{TMAX1})^2 - 4*(R_{THERM1} *R_{TMAX1} - (R_{THERM1} - R_{TMAX1})*R_{FB_R} *R_{FB_M} / (R_{FB_M} - R_{FB_R}))}}{2}$$ (16) Use equation (17) to determine RFB11 $$\frac{1}{R_{FB11}} = \frac{1}{R_{FB-R}} - \frac{1}{R_{FB13} + R_{THERM1}} \tag{17}$$ Page 33 of 46 10/30/2007 #### Inductor Current Sensing Capacitor Ccs and Resistor Rcs The DC resistance of the inductor is utilized to sense the inductor current. Usually the resistor Rcs and capacitor Ccs in parallel with the inductor are chosen to match the time constant of the inductor, and therefore the voltage across the capacitor Ccs represents the inductor current. If the two time constants are not the same, the AC component of the capacitor voltage is different from that of the real inductor current. The time constant mismatch does not affect the average current sharing among the multiple phases, but affect the current signal ISHARE as well as the output voltage during the load current transient if adaptive voltage positioning is adopted. Measure the inductance L and the inductor DC resistance RL. Pre-select the capacitor CCs and calculate RCs as follows. $$R_{CS} = \frac{L/R_L}{C_{CS}} \tag{21}$$ #### **Bootstrap Capacitor CBST** Depending on the duty cycle and gate drive current of the phase IC, a capacitor in the range of 0.1uF to 1uF is needed for the bootstrap circuit. #### **Decoupling Capacitors for Phase IC** 0.1uF-1uF decoupling capacitors are required at VCC and VCCL pins of phase ICs. Page 34 of 46 10/30/2007 #### **VOLTAGE LOOP COMPENSATION** The adaptive voltage positioning (AVP) is usually adopted in the computer applications to improve the transient response and reduce the power loss at heavy load. Like current mode control, the adaptive voltage positioning loop introduces extra zero to the voltage loop and splits the double poles of the power stage, which make the voltage loop compensation much easier. Adaptive voltage positioning lowers the converter voltage by Ro\*Io, where Ro is the required output impedance of the converter. The selection of compensation types depends on the output capacitors used in the converter. For the applications using Electrolytic, Polymer or AL-Polymer capacitors and running at lower frequency, type II compensation shown in Figure 18(a) is usually enough. While for the applications using only ceramic capacitors and running at higher frequency, type III compensation shown in Figure 18(b) is preferred. For applications where AVP is not required, the compensation is the same as for the regular voltage mode control. For converter using Polymer, AL-Polymer, and ceramic capacitors, which have much higher ESR zero frequency, type III compensation is required as shown in Figure 18(b) with RDRP and CDRP removed. Figure 18. Voltage loop compensation network #### Type II Compensation for AVP Applications Determine the compensation at no load, the worst case condition. Choose the crossover frequency fc between 1/10 and 1/5 of the switching frequency per phase. Assume the time constant of the resistor and capacitor across the output inductors matches that of the inductor, and determine RCP and CCP from (23) and (24), where LE and CE are the equivalent inductance of output inductors and the equivalent capacitance of output capacitors respectively. $$R_{CP} = \frac{(2\pi * f_C)^2 * L_E * C_E * R_{FB} * 5}{V_I * \sqrt{1 + (2\pi * f_C * C * R_C)^2}}$$ (23) $$C_{CP} = \frac{10 * \sqrt{L_E * C_E}}{R_{CP}} \tag{24}$$ CCP1 is optional and may be needed in some applications to reduce the jitter caused by the high frequency noise. A ceramic capacitor between 10pF and 220pF is usually enough. Page 35 of 46 10/30/2007 #### Type III Compensation for AVP Applications Determine the compensation at no load, the worst case condition. Assume the time constant of the resistor and capacitor across the output inductors matches that of the inductor, the crossover frequency and phase margin of the voltage loop can be estimated by (25) and (26), where RLE is the equivalent resistance of inductor DCR. $$f_{C1} = \frac{R_{DRP}}{2\pi * C_E * G_{CS} * R_{FB} * R_{LE}}$$ (25) $$\theta_{C1} = 90 - A \tan(0.5) * \frac{180}{\pi}$$ (26) Choose the desired crossover frequency fc around fc1 estimated by (25) or choose fc between 1/10 and 1/5 of the switching frequency per phase, and select the components to ensure the slope of close loop gain is -20dB /Dec around the crossover frequency. Choose resistor RFB1 according to (27), and determine CFB and CDRP from (28) and (29). $$R_{FB1} = \frac{1}{2}R_{FB}$$ to $R_{FB1} = \frac{2}{3}R_{FB}$ (27) $$C_{FB} = \frac{1}{4\pi * f_C * R_{FB1}} \tag{28}$$ $$C_{DRP} = \frac{(R_{FB} + R_{FB1}) * C_{FB}}{R_{DRP}} \tag{29}$$ RCP and CCP have limited effect on the crossover frequency, and are used only to fine tune the crossover frequency and transient load response. Determine RCP and CCP from (30) and (31). $$R_{CP} = \frac{(2\pi * f_C)^2 * L_E * C_E * R_{FB} * 5}{V_L}$$ (30) $$C_{CP} = \frac{10 * \sqrt{L_E * C_E}}{R_{CP}} \tag{31}$$ CCP1 is optional and may be needed in some applications to reduce the jitter caused by the high frequency noise. A ceramic capacitor between 10pF and 220pF is usually enough. #### Type III Compensation for Non-AVP Applications Resistor RDRP and capacitor CDRP are not needed. Choose the crossover frequency fc between 1/10 and 1/5 of the switching frequency per phase and select the desired phase margin θc. Calculate K factor from (32), and determine the component values based on (33) to (37), $$K = \tan\left[\frac{\pi}{4} * (\frac{\theta_C}{180} + 1.5)\right] \tag{32}$$ $$R_{CP} = R_{FB} * \frac{(2\pi * \sqrt{L_E * C_E} * f_C)^2 * 5}{V_I * K}$$ (33) $$C_{CP} = \frac{K}{2\pi * f_C * R_{CP}} \tag{34}$$ $$C_{CP1} = \frac{1}{2\pi * f_C * K * R_{CP}} \tag{35}$$ Page 36 of 46 10/30/2007 $$C_{FB} = \frac{K}{2\pi * f_C * R_{FB}} \tag{36}$$ $$R_{FB1} = \frac{1}{2\pi * f_C * K * C_{FB}} \tag{37}$$ ## **CURRENT SHARE LOOP COMPENSATION** The internal compensation of current share loop ensures that crossover frequency of the current share loop is at least one decade lower than that of the voltage loop so that the interaction between the two loops is eliminated. Page 37 of 46 10/30/2007 # DESIGN EXAMPLE – AMD FIVE - ONE PHASE DUE OUTPUT CONVERTER (FIGURE 17) SPECIFICATIONS Input Voltage: VI=12 V DAC Voltage: VDAC=1.2 V No Load Output Voltage Offset for output1: Vo NLOFST=15 mV Output1 Current: IO1=95 ADC Output2 Current: IO1=20 ADC Maximum Output1 Current: IOMAX1=120 ADC Maximum Output1 Current: IOMAX2= 26 ADC Output Impedance: Ro=0.32 mΩ Dynamic VID Slew Rate: SR=3.25mV/uS Over Temperature Threshold: TMAX=115 °C #### **POWER STAGE** Phase Number: n1=6, n2=1 Switching Frequency: fsw=550 kHz Output Inductors: L1=120 nH, L2=220 nH, RL= $0.5m\Omega$ Output Capacitors: POSCAPs, C=470uF, Rc= 8mΩ, Number Cn1=9, Cn2=5 #### **IR3514 EXTERNAL COMPONENTS** #### Oscillator Resistor Rosc Once the switching frequency is chosen, ROSC can be determined from the equation in the ELECTRICAL CHARACTERISTICS Table. For switching frequency of 500kHz per phase, choose ROSC=23.2k $\Omega$ . #### Soft Start Capacitor CSS/DEL Determine the soft start capacitor from the required soft start time. $$C_{SS/DEL} = \frac{TD2*I_{CHG}}{Vboot} = \frac{2*10^{-3}*50*10^{-6}}{1.0} = 0.1uF$$ The soft start delay time is $$TD1 = \frac{C_{SS/DEL} * 1.1}{I_{CHG}} = \frac{0.1 * 10^{-6} * 1.1}{50 * 10^{-6}} = 2.2mS$$ The VR ready delay time is $$TD3 = \frac{C_{SS/DEL} * (3.92 - V_{boot} - 1.1)}{I_{CHG}} = \frac{0.1 * 10^{-6} * (3.92 - 1 - 1.1)}{62 * 10^{-6}} = 3.6mS$$ The maximum over current fault latch delay time is $$t_{OCDEL} = 2.5 * \frac{C_{SS/DEL} * 0.12}{I_{DISCHG}} = 2.5 * \frac{0.1 * 10^{-6} * 0.12}{62 * 10^{-6}} = 0.638 mS$$ Page 38 of 46 10/30/2007 ## VDAC Slew Rate Programming Capacitor CVDAC and Resistor RVDAC $$\begin{split} C_{VDAC} &= \frac{I_{SINK}}{SR_{DOWN}} = \frac{45.2*10^{^{-6}}}{3.2*10^3} = 14.1nF \text{ , Choose CVDAC=22nF} \\ R_{VDAC} &= 0.5 + \frac{3.2*10^{^{-15}}}{{C_{VDAC}}^2} = 7.1Ohm \end{split}$$ #### Over Current Setting Resistor ROCSET The output1 over current limit is 115A and the output2 over current limit is 25A. From the electrical characteristics table can get the bias current of OCSET pin (IOCSET) is 26uA with ROSC=23.2 k $\Omega$ . The total current sense amplifier input offset voltage is around 0mV, Calculate constant KP, the ratio of inductor peak current over average current in each phase, $$\begin{split} K_P 1 &= \frac{(V_I - V_O) * V_O / (L * V_I * f_{SW} * 2)}{I_{LIMIT} / n} = \frac{(12 - 1.2) * 1.2 / (120 * 10^{-9} * 12 * 520 * 10^{3} * 2)}{115 / 5} = 0.38 \\ K_P 2 &= \frac{(12 - 1.2) * 1.2 / (220 * 10^{-9} * 12 * 520 * 10^{3} * 2)}{25} = 0.19 \\ R_{OCSET} 1 &= [\frac{I_{LIMIT}}{n} * R_L * (1 + K_P) + V_{CS\_TOFST}] * G_{CS} / I_{OCSET} \end{split}$$ $$= (\frac{115}{5} * 0.52 * 10^{-3} * 1.38) * 34 / (26 * 10^{-6}) = 21.6k\Omega$$ $$R_{OCSET} 2 = \left[\frac{I_{LIMIT}}{n} * R_L * (1 + K_P) + V_{CS\_TOFST}\right] * G_{CS} / I_{OCSET}$$ $$= (\frac{25}{1} * 0.47 * 10^{-3} * 1.19) * 34 / (26 * 10^{-6}) = 18.4 k\Omega$$ #### VCCL Programming Resistor RVCCLFB1 and RVCCLFB2 Choose VCCL=7V to maximize the converter efficiency. Pre-select RVCCLFB1=20kΩ, and calculate RVCCLFB2. $$R_{VCCLFB2} = \frac{R_{VCCLFB1} * 1.23}{VCCL - 1.23} = \frac{20 * 10^3 * 1.23}{7 - 1.23} = 4.26k\Omega$$ ## No Load Offset Setting Resistor RFB11, RFB13, RTHERM1 and Adaptive Voltage Positioning Resistor RDRP11 for Output1 Define RFB\_R is the effective offset resistor at room temperature equals to RFB11//(RFB13+RTHERM1). Given the offset voltage VO\_NLOFST above the DAC voltage, calculate the sink current from the FB1 pin IFB1= 26uA using the equation in the ELECTRICAL CHARACTERISTICS Table, then the effective offset resistor value RFB\_R1 can be determined by: $$R_{FB\_R}1 = \frac{V_{O\_NLOFST}}{I_{FB1}} = \frac{15*10^{-3}}{26*10^{-6}} = 577Ohm$$ Adaptive voltage positioning lowers the converter voltage by RO\*IO, where RO is the required output impedance of the converter. Pre-select feedback resistor RFB, and calculate the droop resistor RDRP, Page 39 of 46 10/30/2007 $$R_{DRP}1 = \frac{R_{FB\_R} * R_{L\_ROOM} * G_{CS}}{n * R_O} = \frac{577 * 0.52 * 10^{-3} * 34}{5 * 0.3 * 10^{-3}} = 6.7 KOhm$$ In the case of thermal compensation is required, use equation (14) to (17) to select the RFB network resistors. #### **IR3505 EXTERNAL COMPONENTS** #### Inductor Current Sensing Capacitor Ccs and Resistor Rcs Choose Ccs1=Ccs2=0.1uF, and calculate Rcs, $$R_{CS}1 = \frac{L/R_L}{C_{CS}} = \frac{120*10^{-9}/(0.52*10^{-3})}{0.1*10^{-6}} = 2.3k\Omega$$ Page 40 of 46 10/30/2007 #### LAYOUT GUIDELINES The following layout guidelines are recommended to reduce the parasitic inductance and resistance of the PCB layout, therefore minimizing the noise coupled to the IC. - Dedicate at least one middle layer for a ground plane LGND. - Connect the ground tab under the control IC to LGND plane through a via. - Separate analog bus (EAOUTx, VDACx and IINx) from digital bus (CLKIN, PHSIN, and PHSOUT) to reduce the noise coupling. - Place VCCL decoupling capacitor CVCCL as close as possible to VCCL and LGND pins. - Place the following critical components on the same layer as control IC and position them as close as possible to the respective pins, ROSC, ROCSETx, RVDACx, CVDACx, and CSS/DELx. Avoid using any via for the connection. - Place the compensation components on the same layer as control IC and position them as close as possible to EAOUTx, FBx, VOUTx and VDRP1 pins. Avoid using any via for the connection. - Use Kelvin connections for the remote voltage sense signals, VOSNSx+ and VOSNSx-, and avoid crossing over the fast transition nodes, i.e. switching nodes, gate drive signals and bootstrap nodes. - Avoid analog control bus signals, VDACx, IINx, and especially EAOUTx, crossing over the fast transition nodes. - Separate digital bus, CLKOUT, PHSOUT and PHSIN from the analog control bus and other compensation components. Page 41 of 46 10/30/2007 #### PCB METAL AND COMPONENT PLACEMENT - Lead land width should be equal to nominal part lead width. The minimum lead to lead spacing should be ≥ 0.2mm to minimize shorting. - Lead land length should be equal to maximum part lead length + 0.3 mm outboard extension + 0.05mm inboard extension. The outboard extension ensures a large and inspectable toe fillet, and the inboard extension will accommodate any part misalignment and ensure a fillet. - Center pad land length and width should be equal to maximum part pad length and width. However, the minimum metal to metal spacing should be ≥ 0.17mm for 2 oz. Copper (≥ 0.1mm for 1 oz. Copper and ≥ 0.23mm for 3 oz. Copper) - A single 0.30mm diameter via shall be placed in the center of the pad land and connected to ground to minimize the noise effect on the IC. Page 42 of 46 10/30/2007 #### **SOLDER RESIST** - The solder resist should be pulled away from the metal lead lands by a minimum of 0.06mm. The solder resist mis-alignment is a maximum of 0.05mm and it is recommended that the lead lands are all Non Solder Mask Defined (NSMD). Therefore pulling the S/R 0.06mm will always ensure NSMD pads. - The minimum solder resist width is 0.13mm. - At the inside corner of the solder resist where the lead land groups meet, it is recommended to provide a fillet so a solder resist width of ≥ 0.17mm remains. - The land pad should be Solder Mask Defined (SMD), with a minimum overlap of the solder resist onto the copper of 0.06mm to accommodate solder resist mis-alignment. In 0.5mm pitch cases it is allowable to have the solder resist opening for the land pad to be smaller than the part pad. - Ensure that the solder resist in-between the lead lands and the pad land is ≥ 0.15mm due to the high aspect ratio of the solder resist strip separating the lead lands from the pad land. - The single via in the land pad should be tented or plugged from bottom boardside with solder resist. All Dimensions in mm PCB Copper PCB Solder Resist Page 43 of 46 10/30/2007 #### STENCIL DESIGN - The stencil apertures for the lead lands should be approximately 80% of the area of the lead lands. Reducing the amount of solder deposited will minimize the occurrence of lead shorts. Since for 0.5mm pitch devices the leads are only 0.25mm wide, the stencil apertures should not be made narrower; openings in stencils < 0.25mm wide are difficult to maintain repeatable solder release. - The stencil lead land apertures should therefore be shortened in length by 80% and centered on the lead land. - The land pad aperture should be striped with 0.25mm wide openings and spaces to deposit approximately 50% area of solder on the center pad. If too much solder is deposited on the center pad the part will float and the lead lands will be open. - The maximum length and width of the land pad stencil aperture should be equal to the solder resist opening minus an annular 0.2mm pull back to decrease the incidence of shorting the center land to the lead lands when the part is pushed into the solder paste. Page 44 of 46 10/30/2007 #### PACKAGE INFORMATION ## 40L MLPQ (6 x 6 mm Body) $\theta_{JA} = 18 \, ^{\circ}\text{C/W}, \, \theta_{JC} = 0.5 \, ^{\circ}\text{C/W}$ Data and specifications subject to change without notice. This product has been designed and qualified for the Consumer market. Qualification Standards can be found on IR's Web site. **IR WORLD HEADQUARTERS:** 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105 TAC Fax: (310) 252-7903 Visit us at www.irf.com for sales contact information. Page 45 of 46 10/30/2007 International TOR Rectifier IR3514 www.irf.com Page 46 of 46 10/30/2007