# 4-Bit 100 Mb/s Configurable **Dual-Supply Level Translator** The NLSX5014 is a 4-bit configurable dual-supply autosensing bidirectional level translator that does not require a direction control pin. The I/O V<sub>CC</sub>- and I/O V<sub>L</sub>-ports are designed to track two different power supply rails, V<sub>CC</sub> and V<sub>L</sub> respectively. Both the V<sub>CC</sub> and the V<sub>L</sub> supply rails are configurable from 0.9 V to 4.5 V. This allows a logic signal on the V<sub>L</sub> side to be translated to either a higher or a lower logic signal voltage on the V<sub>CC</sub> side, and vice-versa. The NLSX5014 offers the feature that the values of the $V_{CC}$ and V<sub>L</sub> supplies are independent. Design flexibility is maximized because V<sub>I</sub> can be set to a value either greater than or less than the V<sub>CC</sub> supply. In contrast, the majority of competitive auto sense translators have a restriction that the value of the V<sub>L</sub> supply must be equal to less than (V<sub>CC</sub> - 0.4) V. The NLSX5014 has high output current capability, which allows the translator to drive high capacitive loads such as most high frequency EMI filters. Another feature of the NLSX5014 is that each I/O V<sub>I n</sub> and I/O V<sub>CCn</sub> channel can function as either an input or an output. An Output Enable (EN) input is available to reduce the power consumption. The EN pin can be used to disable both I/O ports by putting them in 3-state which significantly reduces the supply current from both V<sub>CC</sub> and V<sub>L</sub>. The EN signal is referenced to the V<sub>L</sub> supply. #### **Features** - Wide V<sub>CC</sub>, V<sub>L</sub> Operating Range: 0.9 V to 4.5 V - V<sub>L</sub> and V<sub>CC</sub> are independent - V<sub>L</sub> may be greater than, equal to, or less than V<sub>CC</sub> - High 100 pF Capacitive Drive Capability - High-Speed with 140 Mb/s Guaranteed Date Rate for $V_{CC}$ , $V_L > 1.8 \text{ V}$ - Low Bit-to-Bit Skew - Overvoltage Tolerant Enable and I/O Pins - Non-preferential Powerup Sequencing - Power-Off Protection - Small packaging: 1.7 mm x 2.0 mm UQFN12, SOIC14, TSSOP14 - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant ## **Typical Applications** • Mobile Phones, PDAs, Other Portable Devices ## **Important Information** - ESD Protection for All Pins: - ♦ HBM (Human Body Model) > 7000 V ## ON Semiconductor® www.onsemi.com ## **MARKING DIAGRAMS** #### UQFN12 **MU SUFFIX** CASE 523AE = Date Code = Pb-Free Package (Note: Microdot may be in either location) SOIC-14 **D SUFFIX CASE 751A** TSSOP-14 **DT SUFFIX CASE 948G** Assembly Location Wafer Lot Year WW. W Work Week = Pb-Free Package (Note: Microdot may be in either location) #### ORDERING INFORMATION | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------|-----------------------| | NLSX5014MUTAG | UQFN12<br>(Pb-Free) | 3000/Tape & Reel | | NLSX5014DR2G | SO-14<br>(Pb-Free) | 2500/Tape & Reel | | NLSX5014DTR2G | TSSOP14<br>(Pb-Free) | 2500/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specification Brochure, BRD8011/D. V<sub>CC</sub> P One-Shot N One-Shot P One-Shot R1 1k N One-Shot R2 1k N One-Shot R2 1k N One-Shot Figure 1. Typical Application Circuit Figure 2. Simplified Functional Diagram (1 I/O Line) Figure 3. Application Example for $V_L < V_{CC}$ Figure 4. Application Example for $V_L > V_{CC}$ Figure 1. Pin Assignments Figure 2. Logic Diagram ## **PIN ASSIGNMENT** | Pins | Description | |-----------------------|-----------------------------------------| | V <sub>CC</sub> | V <sub>CC</sub> Input Voltage | | VL | V <sub>L</sub> Input Voltage | | GND | Ground | | EN | Output Enable | | I/O V <sub>CC</sub> n | I/O Port, Referenced to V <sub>CC</sub> | | I/O V <sub>L</sub> n | I/O Port, Referenced to V <sub>L</sub> | ## **FUNCTION TABLE** | EN | Operating Mode | | | | |----|---------------------|--|--|--| | L | Hi–Z | | | | | Н | I/O Buses Connected | | | | ## **MAXIMUM RATINGS** | Symbol | Parameter | Value | Condition | Unit | |---------------------|------------------------------------------------------------------------|----------------------------|----------------------|-------------------| | V <sub>CC</sub> | High-side DC Supply Voltage | -0.5 to +5.5 | | V | | V <sub>L</sub> | Low-side DC Supply Voltage | -0.5 to +5.5 | | V | | I/O V <sub>CC</sub> | V <sub>CC</sub> -Referenced DC Input/Output Voltage | -0.5 to +5.5 | | V | | I/O V <sub>L</sub> | V <sub>L</sub> -Referenced DC Input/Output Voltage | -0.5 to +5.5 | | V | | VI | Enable Control Pin DC Input Voltage | -0.5 to +5.5 | | V | | I <sub>IK</sub> | DC Input Diode Current | -50 | V <sub>I</sub> < GND | mA | | lok | DC Output Diode Current | -50 | V <sub>O</sub> < GND | mA | | Icc | DC Supply Current Through V <sub>CC</sub> | ±100 | | mA | | IL | DC Supply Current Through V <sub>L</sub> | ±100 | | mA | | I <sub>GND</sub> | DC Ground Current Through Ground Pin | ±100 | | mA | | T <sub>STG</sub> | Storage Temperature | -65 to +150 | | °C | | | ESD Rating Machine Model Human Body Model Charged Device Model LU Pass | 400<br>7000<br>2000<br>100 | | V<br>V<br>V<br>mA | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. ## **RECOMMENDED OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Unit | | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------------|------------|----| | V <sub>CC</sub> | High-side Positive DC Supply Voltage | 0.9 | 4.5 | V | | | V <sub>L</sub> | Low-side Positive DC Supply Voltage | 0.9 | 4.5 | V | | | VI | Enable Control Pin Voltage | | GND | 4.5 | V | | V <sub>IO</sub> | Bus Input/Output Voltage | I/O V <sub>CC</sub><br>I/O V <sub>L</sub> | GND<br>GND | 4.5<br>4.5 | V | | T <sub>A</sub> | Operating Temperature Range | | -55 | +125 | °C | | Δt/ΔV | Input Transition Rise or Rate V <sub>I</sub> , V <sub>IO</sub> from 30% to 70% of V <sub>CC</sub> ; V <sub>CC</sub> = 3.3 V $\pm$ 0.3 V | | 0 | 10 | ns | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. #### DC ELECTRICAL CHARACTERISTICS | | | | | | -4 | 0°C to +85 | °C | –55°C to | +125°C | | |---------------------|--------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------|--------------------------|-----------------|--------------------------|--------------------------|--------------------------|------| | Symbol | Parameter | Test Conditions<br>(Note 1) | V <sub>CC</sub> (V)<br>(Note 2) | <b>V<sub>L</sub> (V)</b><br>(Note 3) | Min | Typ<br>(Note 4) | Max | Min | Max | Unit | | V <sub>IHC</sub> | I/O V <sub>CC</sub> Input HIGH Voltage | | 0.9 – 4.5 | 0.9 – 4.5 | 2/3 *<br>V <sub>CC</sub> | - | - | 2/3 *<br>V <sub>CC</sub> | - | V | | V <sub>ILC</sub> | I/O V <sub>CC</sub> Input LOW Voltage | | 0.9 – 4.5 | 0.9 – 4.5 | - | _ | 1/3 *<br>V <sub>CC</sub> | - | 1/3 *<br>V <sub>CC</sub> | V | | V <sub>IHL</sub> | I/O V <sub>L</sub> Input HIGH Voltage | | 0.9 – 4.5 | 0.9 – 4.5 | 2/3 *<br>V <sub>L</sub> | - | - | 2/3 * V <sub>L</sub> | - | V | | V <sub>ILL</sub> | I/O V <sub>L</sub> Input LOW Voltage | | 0.9 – 4.5 | 0.9 – 4.5 | - | _ | 1/3 *<br>V <sub>L</sub> | - | 1/3 * V <sub>L</sub> | V | | V <sub>IH</sub> | Control Pin Input HIGH Voltage | T <sub>A</sub> = +25°C | 1.2 – 4.5 | 1.2 – 4.5 | 2/3 *<br>V <sub>L</sub> | _ | - | 2/3 * V <sub>L</sub> | - | V | | V <sub>IL</sub> | Control Pin Input LOW Voltage | T <sub>A</sub> = +25°C | 1.2 – 4.5 | 1.2 – 4.5 | - | _ | 1/3 *<br>V <sub>L</sub> | - | 1/3 * V <sub>L</sub> | V | | V <sub>IH</sub> | Control Pin Input HIGH Voltage | T <sub>A</sub> = +25°C | V <sub>CC</sub> < 1.2 | V <sub>L</sub> < 1.2 | V <sub>L</sub> | _ | - | V <sub>L</sub> | - | V | | V <sub>IL</sub> | Control Pin Input LOW Voltage | T <sub>A</sub> = +25°C | V <sub>CC</sub> < 1.2 | V <sub>L</sub> < 1.2 | - | _ | 0 | - | 0 | V | | V <sub>OHC</sub> | I/O V <sub>CC</sub> Output HIGH Voltage | I/O V <sub>CC</sub> source<br>current = 20 μA | 0.9 – 4.5 | 0.9 – 4.5 | 0.9 *<br>V <sub>CC</sub> | _ | - | 0.9 *<br>V <sub>CC</sub> | - | V | | V <sub>OLC</sub> | I/O V <sub>CC</sub> Output LOW Voltage | I/O V <sub>CC</sub> sink<br>current = 20 μA | 0.9 – 4.5 | 0.9 – 4.5 | - | _ | 0.2 | - | 0.2 | V | | V <sub>OHL</sub> | I/O V <sub>L</sub> Output HIGH Voltage | I/O V <sub>L</sub> source<br>current = 20 μA | 0.9 – 4.5 | 0.9 – 4.5 | 0.9 *<br>V <sub>L</sub> | _ | - | 0.9 * V <sub>L</sub> | - | V | | V <sub>OLL</sub> | I/O V <sub>L</sub> Output LOW Voltage | I/O V <sub>L</sub> sink current<br>= 20 μA | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 0.2 | - | 0.2 | V | | I <sub>QVCC</sub> | V <sub>CC</sub> Supply Current | $\begin{split} &EN = V_L, I_O = 0 \; A, \\ &(I/O \; V_{CC} = 0 \; V \; or \\ &V_{CC}, \; I/O \; V_L = \text{float}) \\ ∨ \end{split}$ | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 1 | - | 2.5 | μΑ | | $I_{QVL}$ | V <sub>L</sub> Supply Current | $(I/O V_{CC} = float, I/O V_{L} = 0 V or V_{L})$ | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 1 | - | 2.5 | μΑ | | I <sub>TS-VCC</sub> | V <sub>CC</sub> Tristate Output Mode<br>Supply Current | $T_A = +25^{\circ}C$ ,<br>EN = 0 V<br>$(I/O V_{CC} = 0 V \text{ or } $ | 0.9 – 4.5 | 0.9 – 4.5 | _ | - | 0.5 | - | 1.5 | μΑ | | I <sub>TS-VL</sub> | V <sub>L</sub> Tristate Output Mode<br>Supply Current | $V_{CC}$ , I/O $V_L$ = float)<br>or<br>(I/O $V_{CC}$ = float, I/O<br>$V_L$ = 0 V or $V_L$ ) | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 0.5 | - | 1.5 | μΑ | | l <sub>OZ</sub> | I/O Tristate Output Mode<br>Leakage Current | T <sub>A</sub> = +25°C,<br>EN = 0V | 0.9 – 4.5 | 0.9 – 4.5 | - | - | ±1 | - | ±1.5 | μΑ | | II | Control Pin Input Current | T <sub>A</sub> = +25°C | 0.9 – 4.5 | 0.9 – 4.5 | - | - | ±1 | - | ±1 | μΑ | | I <sub>OFF</sub> | Power Off Leakage Current | $I/O V_{CC} = 0 \text{ to } 4.5V,$ | 0 | 0 | - | - | 1 | - | 1.5 | μΑ | | | | I/O V <sub>L</sub> = 0 to 4.5 V | 0.9 – 4.5 | 0 | - | - | 1 | - | 1.5 | | | | | | 0 | 0.9 – 4.5 | - | - | 1 | - | 1.5 | | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. - Normal test conditions are V<sub>I</sub> = 0 V, C<sub>IOVCC</sub> ≤ 15 pF and C<sub>IOVL</sub> ≤ 15 pF, unless otherwise specified. V<sub>CC</sub> is the supply voltage associated with the I/O V<sub>CC</sub> port, and V<sub>CC</sub> ranges from +0.9 V to 4.5 V under normal operating conditions. V<sub>L</sub> is the supply voltage associated with the I/O V<sub>L</sub> port, and V<sub>L</sub> ranges from +0.9 V to 4.5 V under normal operating conditions. Typical values are for V<sub>CC</sub> = +2.8 V, V<sub>L</sub> = +1.8 V and T<sub>A</sub> = +25°C. All units are production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed by design. ## **TIMING CHARACTERISTICS** | | | | | | -5 | 5°C to +125 | 5°C | | |------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------|-------------|-----------------|-------------|------| | Symbol | Parameter | Test Conditions<br>(Note 5) | V <sub>CC</sub> (V)<br>(Note 6) | <b>V<sub>L</sub> (V)</b><br>(Note 7) | Min | Typ<br>(Note 8) | Max | Unit | | t <sub>R-VCC</sub> | I/O V <sub>CC</sub> Rise Time | C <sub>IOVCC</sub> = 15 pF | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 8.5 | nS | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 3.5 | | | t <sub>F-VCC</sub> | I/O V <sub>CC</sub> Fall Time | C <sub>IOVCC</sub> = 15 pF | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 8.5 | nS | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 3.5 | | | t <sub>R-VL</sub> | I/O V <sub>L</sub> Rise Time | C <sub>IOVL</sub> = 15 pF | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 8.5 | nS | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 3.5 | | | $t_{F-VL}$ | I/O V <sub>L</sub> Fall Time | C <sub>IOVL</sub> = 15 pF | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 8.5 | nS | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 3.5 | | | Z <sub>OVCC</sub> | I/O V <sub>CC</sub> One-Shot<br>Output Impedance | (Note 9) | 0.9<br>1.8<br>4.5 | 0.9 – 4.5 | -<br>-<br>- | 37<br>20<br>6.0 | -<br>-<br>- | Ω | | Z <sub>OVL</sub> | I/O V <sub>L</sub> One-Shot Out-<br>put Impedance | (Note 9) | 0.9<br>1.8<br>4.5 | 0.9 – 4.5 | -<br>-<br>- | 37<br>20<br>6.0 | -<br>-<br>- | Ω | | t <sub>PD_VL-VCC</sub> | Propagation Delay | C <sub>IOVCC</sub> = 15 pF | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 35 | nS | | | (Driving I/O V <sub>CC</sub> ) | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 10 | | | | | C <sub>IOVCC</sub> = 30 pF | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 35 | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 10 | | | | | C <sub>IOVCC</sub> = 50 pF | 1.0 – 4.5 | 1.0 – 4.5 | - | - | 37 | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 11 | | | | | C <sub>IOVCC</sub> = 100 pF | 1.2 – 4.5 | 1.2 – 4.5 | - | - | 40 | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 13 | | | t <sub>PD_VCC-VL</sub> | Propagation Delay | C <sub>IOVL</sub> = 15 pF | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 35 | nS | | | (Driving I/O V <sub>L</sub> ) | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 10 | | | | | C <sub>IOVL</sub> = 30 pF | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 35 | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 10 | | | | | C <sub>IOVL</sub> = 50 pF | 1.0 – 4.5 | 1.0 – 4.5 | - | - | 37 | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 11 | | | | | C <sub>IOVL</sub> = 100 pF | 1.2 – 4.5 | 1.2 – 4.5 | - | - | 40 | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | - | - | 13 | | | t <sub>SK</sub> | Channel-to-Channel<br>Skew | C <sub>IOVCC</sub> = 15 pF, C <sub>IOVL</sub> = 15 pF<br>(Note 9) | 0.9 – 4.5 | 0.9 – 4.5 | _ | - | 0.15 | nS | | I <sub>IN_</sub> PEAK | Input Driver Maximum<br>Peak Current | $ \begin{array}{c} EN = V_L; \\ I/O\_V_{CC} = 1 \text{ MHz Square Wave,} \\ Amplitude = V_{CC}, \text{ or} \\ I/O\_V_L = 1 \text{ MHz Square Wave,} \\ Amplitude = V_L \text{ (Note 9)} \end{array} $ | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 5.0 | mA | Normal test conditions are V<sub>I</sub> = 0 V, C<sub>IOVCC</sub> ≤ 15 pF and C<sub>IOVL</sub> ≤ 15 pF, unless otherwise specified. V<sub>CC</sub> is the supply voltage associated with the I/O V<sub>CC</sub> port, and V<sub>CC</sub> ranges from +0.9 V to 4.5 V under normal operating conditions. V<sub>L</sub> is the supply voltage associated with the I/O V<sub>L</sub> port, and V<sub>L</sub> ranges from +0.9 V to 4.5 V under normal operating conditions. Typical values are for V<sub>CC</sub> = +2.8 V, V<sub>L</sub> = +1.8 V and T<sub>A</sub> = +25°C. All units are production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed by design. <sup>9.</sup> Guaranteed by design. ## **TIMING CHARACTERISTICS (continued)** | | | | | | | -5 | 5°C to +125 | °C | | |----------------------|-----------------------------------------|------------------|---------------------------------------------------------------------|----------------------------------|---------------------------------------|-----|------------------|-----|------| | Symbol | Parameter | | Test Conditions<br>(Note 10) | V <sub>CC</sub> (V)<br>(Note 11) | <b>V<sub>L</sub> (V)</b><br>(Note 12) | Min | Typ<br>(Note 13) | Max | Unit | | t <sub>EN-VCC</sub> | I/O_V <sub>CC</sub> Output Enable Time | t <sub>PZH</sub> | C <sub>IOVCC</sub> = 15 pF,<br>I/O_V <sub>L</sub> = V <sub>L</sub> | 0.9 – 4.5 | 0.9 – 4.5 | _ | - | 160 | nS | | | | t <sub>PZL</sub> | C <sub>IOVCC</sub> = 15 pF,<br>I/O_V <sub>L</sub> = 0 V | 0.9 – 4.5 | 0.9 – 4.5 | _ | _ | 130 | | | t <sub>EN-VL</sub> | I/O_V <sub>L</sub> Output Enable Time | t <sub>PZH</sub> | C <sub>IOVL</sub> = 15 pF,<br>I/O_V <sub>CC</sub> = V <sub>CC</sub> | 0.9 – 4.5 | 0.9 – 4.5 | _ | - | 160 | nS | | | | t <sub>PZL</sub> | C <sub>IOVL</sub> = 15 pF,<br>I/O_V <sub>CC</sub> = 0 V | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 130 | | | t <sub>DIS-VCC</sub> | I/O_V <sub>CC</sub> Output Disable Time | t <sub>PHZ</sub> | $C_{IOVCC}$ = 15 pF,<br>I/O_V <sub>L</sub> = V <sub>L</sub> | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 210 | nS | | | | $t_{PLZ}$ | C <sub>IOVCC</sub> = 15 pF,<br>I/O_V <sub>L</sub> = 0 V | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 175 | | | t <sub>DIS-VL</sub> | I/O_V <sub>L</sub> Output Disable Time | t <sub>PHZ</sub> | C <sub>IOVL</sub> = 15 pF,<br>I/O_V <sub>CC</sub> = V <sub>CC</sub> | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 210 | nS | | | | t <sub>PLZ</sub> | C <sub>IOVL</sub> = 15 pF,<br>I/O_V <sub>CC</sub> = 0 V | 0.9 – 4.5 | 0.9 – 4.5 | - | - | 175 | | | MDR | Maximum Data Rate | | C <sub>IO</sub> = 15 pF | 0.9 – 4.5 | 0.9 – 4.5 | 50 | - | - | mbps | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | 140 | - | - | ] | | | | - | C <sub>IO</sub> = 30 pF | 0.9 – 4.5 | 0.9 – 4.5 | 40 | - | _ | | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | 120 | - | _ | | | | | - | C <sub>IO</sub> = 50 pF | 1.0 – 4.5 | 1.0 – 4.5 | 30 | - | _ | | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | 100 | - | - | | | | | Ī | C <sub>IO</sub> = 100 pF | 1.2 – 4.5 | 1.2 – 4.5 | 20 | - | - | | | | | | | 1.8 – 4.5 | 1.8 – 4.5 | 60 | - | _ | | <sup>10.</sup> Normal test conditions are V<sub>I</sub> = 0 V, C<sub>IOVCC</sub> ≤ 15 pF and C<sub>IOVL</sub> ≤ 15 pF, unless otherwise specified. 11. V<sub>CC</sub> is the supply voltage associated with the I/O V<sub>CC</sub> port, and V<sub>CC</sub> ranges from +0.9 V to 4.5 V under normal operating conditions. 12. V<sub>L</sub> is the supply voltage associated with the I/O V<sub>L</sub> port, and V<sub>L</sub> ranges from +0.9 V to 4.5 V under normal operating conditions. 13. Typical values are for V<sub>CC</sub> = +2.8 V, V<sub>L</sub> = +1.8 V and T<sub>A</sub> = +25°C. All units are production tested at T<sub>A</sub> = +25°C. Limits over the operating temperature range are guaranteed by design. ## **DYNAMIC POWER CONSUMPTION** $(T_A = +25^{\circ}C)$ | Symbol | Parameter | Test Conditions | V <sub>CC</sub> (V)<br>(Note 14) | V <sub>L</sub> (V)<br>(Note 15) | Typ<br>(Note 16) | Unit | |---------------------|-------------------------------|----------------------------------------------------------------------------|----------------------------------|---------------------------------|------------------|------| | C <sub>PD_VL</sub> | V <sub>L</sub> = Input port, | $C_{Load} = 0$ , $f = 1$ MHz, | 0.9 | 4.5 | 39 | pF | | OPD_VL | V <sub>CC</sub> = Output Port | $EN = V_L$ (outputs enabled) | 1.5 | 1.8 | 20 | | | | | | 1.8 | 1.5 | 17 | | | | | | 1.8 | 1.8 | 14 | | | | | | 1.8 | 2.8 | 13 | | | | | | 2.5 | 2.5 | 14 | | | | | | 2.8 | 1.8 | 13 | | | | | | 4.5 | 0.9 | 19 | | | | V <sub>CC</sub> = Input port, | C <sub>Load</sub> = 0, f = 1 MHz, | 0.9 | 4.5 | 37 | pF | | | V <sub>L</sub> = Output Port | $EN = V_L$ (outputs enabled) | 1.5 | 1.8 | 30 | | | | | | 1.8 | 1.5 | 29 | | | | | | 1.8 | 1.8 | 29 | | | | | | 1.8 | 2.8 | 29 | | | | | | 2.5 | 2.5 | 30 | | | | | | 2.8 | 1.8 | 29 | | | | | | 4.5 | 0.9 | 19 | | | C <sub>PD_VCC</sub> | V <sub>L</sub> = Input port, | C <sub>Load</sub> = 0, f = 1 MHz,<br>EN = V <sub>L</sub> (outputs enabled) | 0.9 | 4.5 | 29 | pF | | | V <sub>CC</sub> = Output Port | $EN = V_L$ (outputs enabled) | 1.5 | 1.8 | 29 | | | | | | 1.8 | 1.5 | 29 | | | | | | 1.8 | 1.8 | 29 | | | | | | 1.8 | 2.8 | 29 | | | | | | 2.5 | 2.5 | 30 | | | | | | 2.8 | 1.8 | 29 | | | | | | 4.5 | 0.9 | 35 | | | | V <sub>CC</sub> = Input port, | C <sub>Load</sub> = 0, f = 1 MHz, | 0.9 | 4.5 | 21 | pF | | | V <sub>L</sub> = Output Port | EN = V <sub>L</sub> (outputs enabled) | 1.5 | 1.8 | 18 | | | | | | 1.8 | 1.5 | 18 | | | | | | 1.8 | 1.8 | 14 | | | | | | 1.8 | 2.8 | 13 | | | | | | 2.5 | 2.5 | 14 | | | | | | 2.8 | 1.8 | 13 | | | | | | 4.5 | 0.9 | 30 | | <sup>14.</sup> V<sub>CC</sub> is the supply voltage associated with the I/O V<sub>CC</sub> port, and V<sub>CC</sub> ranges from +0.9 V to 4.5 V under normal operating conditions. 15. V<sub>L</sub> is the supply voltage associated with the I/O V<sub>L</sub> port, and V<sub>L</sub> ranges from +0.9 V to 4.5 V under normal operating conditions. 16. Typical values are at T<sub>A</sub> = +25°C. 17. C<sub>PD VL</sub> and C<sub>PD VCC</sub> are defined as the value of the IC's equivalent capacitance from which the operating current can be calculated for the V<sub>L</sub> and V<sub>CC</sub> power supplies, respectively. I<sub>CC</sub> = I<sub>CC</sub> (dynamic) + I<sub>CC</sub> (static) ≈ I<sub>CC</sub>(operating) ≈ C<sub>PD</sub> x V<sub>CC</sub> x f<sub>IN</sub> x N<sub>SW</sub> where I<sub>CC</sub> = I<sub>CC\_VCC</sub> + I<sub>CC VL</sub> and N<sub>SW</sub> = total number of outputs switching. ## STATIC POWER CONSUMPTION ( $T_A = +25^{\circ}C$ ) | Symbol | Parameter | Test Conditions | V <sub>CC</sub> (V)<br>(Note 18) | V <sub>L</sub> (V)<br>(Note 19) | Typ<br>(Note 20) | Unit | |---------------------|-------------------------------|-----------------------------------|----------------------------------|---------------------------------|------------------|------| | C <sub>PD_VL</sub> | V <sub>L</sub> = Input port, | C <sub>Load</sub> = 0, f = 1 MHz, | 0.9 | 4.5 | 0.01 | pF | | G <sub>PD_VL</sub> | V <sub>CC</sub> = Output Port | EN = GND (outputs disabled) | 1.5 | 1.8 | 0.01 | | | | | | 1.8 | 1.5 | 0.01 | | | | | | 1.8 | 1.8 | 0.01 | | | | | | 1.8 | 2.8 | 0.01 | | | | | | 2.5 | 2.5 | 0.01 | | | | | | 2.8 | 1.8 | 0.01 | | | | | | 4.5 | 0.9 | 0.01 | | | | V <sub>CC</sub> = Input port, | C <sub>Load</sub> = 0, f = 1 MHz, | 0.9 | 4.5 | 0.01 | pF | | | V <sub>L</sub> = Output Port | EN = GND (outputs disabled) | 1.5 | 1.8 | 0.01 | | | | | | 1.8 | 1.5 | 0.01 | | | | | | 1.8 | 1.8 | 0.01 | | | | | | 1.8 | 2.8 | 0.01 | | | | | | 2.5 | 2.5 | 0.01 | | | | | | 2.8 | 1.8 | 0.01 | | | | | | 4.5 | 0.9 | 0.01 | | | C <sub>PD_VCC</sub> | V <sub>L</sub> = Input port, | C <sub>Load</sub> = 0, f = 1 MHz, | 0.9 | 4.5 | 0.01 | pF | | | V <sub>CC</sub> = Output Port | EN = GND (outputs disabled) | 1.5 | 1.8 | 0.01 | | | | | | 1.8 | 1.5 | 0.01 | | | | | | 1.8 | 1.8 | 0.01 | | | | | | 1.8 | 2.8 | 0.01 | | | | | | 2.5 | 2.5 | 0.01 | | | | | | 2.8 | 1.8 | 0.01 | | | | | | 4.5 | 0.9 | 0.01 | | | | V <sub>CC</sub> = Input port, | C <sub>Load</sub> = 0, f = 1 MHz, | 0.9 | 4.5 | 0.01 | pF | | | V <sub>L</sub> = Output Port | EN = GND (outputs disabled) | 1.5 | 1.8 | 0.01 | | | | | | 1.8 | 1.5 | 0.01 | | | | | | 1.8 | 1.8 | 0.01 | | | | | | 1.8 | 2.8 | 0.01 | | | | | | 2.5 | 2.5 | 0.01 | | | | | | 2.8 | 1.8 | 0.01 | | | | | | 4.5 | 0.9 | 0.01 | | <sup>18.</sup> $V_{CC}$ is the supply voltage associated with the I/O VCC port, and VCC ranges from +0.9 V to 4.5 V under normal operating conditions. 19. $V_L$ is the supply voltage associated with the I/O VL port, and VL ranges from +0.9 V to 4.5 V under normal operating conditions. 20. Typical values are at $T_A$ = +25°C Figure 3. Driving I/O $V_L$ Test Circuit and Timing Figure 4. Driving I/O $V_{CC}$ Test Circuit and Timing | Test | Switch | |-------------------------------------|---------------------| | t <sub>PZH</sub> , t <sub>PHZ</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 2 x V <sub>CC</sub> | $C_L$ = 15 pF or equivalent (Includes jig and probe capacitance) $R_L$ = $R_1$ = 50 k $\Omega$ or equivalent $R_T$ = $Z_{OUT}$ of pulse generator (typically 50 $\Omega$ ) Figure 5. Test Circuit for Enable/Disable Time Measurement Figure 6. Timing Definitions for Propagation Delays and Enable/Disable Measurement #### IMPORTANT APPLICATIONS INFORMATION ## **Level Translator Architecture** The NLSX5014 auto-sense translator provides bi-directional logic voltage level shifting to transfer data in multiple supply voltage systems. These level translators have two supply voltages, $V_L$ and $V_{CC}$ , which set the logic levels on the input and output sides of the translator. When used to transfer data from the I/O $V_L$ to the I/O $V_{CC}$ ports, input signals referenced to the $V_L$ supply are translated to output signals with a logic level matched to $V_{CC}$ . In a similar manner, the I/O $V_{CC}$ to I/O $V_L$ translation shifts input signals with a logic level compatible to $V_{CC}$ to an output signal matched to $V_L$ . The NLSX5014 translator consists of bi-directional channels that independently determine the direction of the data flow without requiring a directional pin. One-shot circuits are used to detect the rising or falling input signals. In addition, the one-shots decrease the rise and fall times of the output signal for high-to-low and low-to-high transitions. ## **Input Driver Requirements** Auto-sense translators such as the NLSX5014 have a wide bandwidth, but a relatively small DC output current rating. The high bandwidth of the bi-directional I/O circuit is used to quickly transform from an input to an output driver and vice versa. The I/O ports have a modest DC current output specification so that the output driver can be over driven when data is sent in the opposite direction. For proper operation, the input driver to the auto-sense translator should be capable of driving 2 mA of peak output current. The bi-directional configuration of the translator results in both input stages being active for a very short time period. Although the peak current from the input signal circuit is relatively large, the average current is small and consistent with a standard CMOS input stage. ## **Enable Input (EN)** The NLSX5014 translator has an Enable pin (EN) that provides tri–state operation at the I/O pins. Driving the Enable pin to a low logic level minimizes the power consumption of the device and drives the I/O $V_{\rm CC}$ and I/O $V_L$ pins to a high impedance state. Normal translation operation occurs when the EN pin is equal to a logic high signal. The EN pin is referenced to the $V_L$ supply and has Over-Voltage Tolerant (OVT) protection. ## Uni-Directional versus Bi-Directional Translation The NLSX5014 translator can function as a non-inverting uni-directional translator. One advantage of using the translator as a uni-directional device is that each I/O pin can be configured as either an input or output. The configurable input or output feature is especially useful in applications such as SPI that use multiple uni-directional I/O lines to send data to and from a device. The flexible I/O port of the auto sense translator simplifies the trace connections on the PCB. ## **Power Supply Guidelines** The values of the $V_L$ and $V_{CC}$ supplies can be set to anywhere between 0.9 and 4.5 V. Design flexibility is maximized because $V_L$ may be either greater than or less than the $V_{CC}$ supply. In contrast, the majority of the competitive auto sense translators has a restriction that the value of the $V_L$ supply must be equal to less than ( $V_{CC}$ – 0.4) V. The sequencing of the power supplies will not damage the device during power–up operation. In addition, the I/O $V_{CC}$ and I/O $V_L$ pins are in the high impedance state if either supply voltage is equal to 0 V. For optimal performance, 0.01 to 0.1 $\mu F$ decoupling capacitors should be used on the $V_L$ and $V_{CC}$ power supply pins. Ceramic capacitors are a good design choice to filter and bypass any noise signals on the voltage lines to the ground plane of the PCB. The noise immunity will be maximized by placing the capacitors as close as possible to the supply and ground pins, along with minimizing the PCB connection traces. The NLSX5014 translators have a power down feature that provides design flexibility. The output ports are disabled when either power supply is off ( $V_L$ or $V_{CC} = 0$ V). This feature causes all of the I/O pins to be in the power saving high impedance state. ## UQFN12 1.7x2.0, 0.4P CASE 523AE-01 **ISSUE A** **DATE 11 JUN 2007** PIN 1 REFERENCE 0.10 C 0.10 С 0.05 С 0.05 C **TOP VIEW** **A1** SIDE VIEW 2X | 12X 🗀 **DETAIL B** OPTIONAL CONSTRUCTION DETAIL B SEATING PLANE -A B ## **MOUNTING FOOTPRINT SOLDERMASK DEFINED** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME - Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS - DIMENSION b APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.15 AND 0.30 MM - FROM TERMINAL TIP. MOLD FLASH ALLOWED ON TERMINALS ALONG EDGE OF PACKAGE. FLASH 0.03 MAX ON BOTTOM SURFACE OF - TERMINALS. DETAIL A SHOWS OPTIONAL CONSTRUCTION FOR TERMINALS. | | MILLIMETERS | | | | | |-----|-------------|------|--|--|--| | DIM | MIN | MAX | | | | | Α | 0.45 | 0.55 | | | | | A1 | 0.00 | 0.05 | | | | | A3 | 0.127 REF | | | | | | b | 0.15 | 0.25 | | | | | D | 1.70 | BSC | | | | | Е | 2.00 | BSC | | | | | е | 0.40 | BSC | | | | | K | 0.20 | | | | | | L | 0.45 | 0.55 | | | | | L1 | 0.00 | 0.03 | | | | | 12 | 0.15 | RFF | | | | ## **GENERIC MARKING DIAGRAM\*** XX = Specific Device Code = Date Code = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98AON23418D | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | UQFN12 1.7 X 2.0, 0.4P | | PAGE 1 OF 1 | ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. △ 0.10 SOIC-14 NB CASE 751A-03 ISSUE L **DATE 03 FEB 2016** - NOTES: 1. DIMENSIONING AND TOLERANCING PER - ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS. - DIMENSION b DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF AT - MAXIMUM MATERIAL CONDITION. DIMENSIONS D AND E DO NOT INCLUDE MOLD PROTRUSIONS. - 5. MAXIMUM MOLD PROTRUSION 0.15 PER SIDE | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.35 | 1.75 | 0.054 | 0.068 | | A1 | 0.10 | 0.25 | 0.004 | 0.010 | | АЗ | 0.19 | 0.25 | 0.008 | 0.010 | | b | 0.35 | 0.49 | 0.014 | 0.019 | | D | 8.55 | 8.75 | 0.337 | 0.344 | | Е | 3.80 | 4.00 | 0.150 | 0.157 | | е | 1.27 BSC | | 0.050 BSC | | | Н | 5.80 | 6.20 | 0.228 | 0.244 | | h | 0.25 | 0.50 | 0.010 | 0.019 | | L | 0.40 | 1.25 | 0.016 | 0.049 | | M | 0 ° | 7° | 0 ° | 7° | ## **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code Α = Assembly Location WL = Wafer Lot Υ = Year = Work Week WW = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "•", may or may not be present. Some products may not follow the Generic Marking. ## **SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS C SEATING PLANE ## **STYLES ON PAGE 2** | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-14 NB | | PAGE 1 OF 2 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## SOIC-14 CASE 751A-03 ISSUE L ## DATE 03 FEB 2016 | STYLE 1: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. NO CONNECTION 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. NO CONNECTION 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 2:<br>CANCELLED | STYLE 3: PIN 1. NO CONNECTION 2. ANODE 3. ANODE 4. NO CONNECTION 5. ANODE 6. NO CONNECTION 7. ANODE 8. ANODE 9. ANODE 10. NO CONNECTION 11. ANODE 12. ANODE 13. NO CONNECTION 14. COMMON CATHODE | STYLE 4: PIN 1. NO CONNECTION 2. CATHODE 3. CATHODE 4. NO CONNECTION 5. CATHODE 6. NO CONNECTION 7. CATHODE 8. CATHODE 9. CATHODE 10. NO CONNECTION 11. CATHODE 12. CATHODE 13. NO CONNECTION 14. COMMON ANODE | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | STYLE 5: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. NO CONNECTION 7. COMMON ANODE 8. COMMON CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. ANODE/CATHODE 12. ANODE/CATHODE 13. NO CONNECTION 14. COMMON ANODE | STYLE 6: PIN 1. CATHODE 2. CATHODE 3. CATHODE 4. CATHODE 5. CATHODE 6. CATHODE 7. CATHODE 8. ANODE 9. ANODE 10. ANODE 11. ANODE 12. ANODE 13. ANODE 14. ANODE | STYLE 7: PIN 1. ANODE/CATHODE 2. COMMON ANODE 3. COMMON CATHODE 4. ANODE/CATHODE 5. ANODE/CATHODE 6. ANODE/CATHODE 7. ANODE/CATHODE 8. ANODE/CATHODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. COMMON CATHODE 12. COMMON ANODE 13. ANODE/CATHODE 14. ANODE/CATHODE | STYLE 8: PIN 1. COMMON CATHODE 2. ANODE/CATHODE 3. ANODE/CATHODE 4. NO CONNECTION 5. ANODE/CATHODE 6. ANODE/CATHODE 7. COMMON ANODE 8. COMMON ANODE 9. ANODE/CATHODE 10. ANODE/CATHODE 11. NO CONNECTION 12. ANODE/CATHODE 13. ANODE/CATHODE 14. COMMON CATHODE | | DOCUMENT NUMBER: | 98ASB42565B | Electronic versions are uncontrolled except when accessed directly from the Document Reposite<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-14 NB | | PAGE 2 OF 2 | onsemi and ONSEMi are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. **DATE 17 FEB 2016** - NOTES. 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. 3. DIMENSION A DOES NOT INCLUDE MOLD - FLASH, PROTRUSIONS OR GATE BURRS. MOLD FLASH OR GATE BURRS SHALL NOT EXCEED 0.15 (0.006) PER SIDE. DIMENSION B DOES NOT INCLUDE - INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL - INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010) PER SIDE. 5. DIMENSION K DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.08 (0.003) TOTAL IN EXCESS OF THE K DIMENSION AT MAXIMUM MATERIAL CONDITION. 6. TERMINAL NUMBERS ARE SHOWN FOR DEFERENCE ONLY - REFERENCE ONLY. DIMENSION A AND B ARE TO BE - DETERMINED AT DATUM PLANE -W-. | | MILLIMETERS | | INCHES | | |-----|-------------|------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 4.90 | 5.10 | 0.193 | 0.200 | | В | 4.30 | 4.50 | 0.169 | 0.177 | | С | | 1.20 | | 0.047 | | D | 0.05 | 0.15 | 0.002 | 0.006 | | F | 0.50 | 0.75 | 0.020 | 0.030 | | G | 0.65 BSC | | 0.026 BSC | | | Н | 0.50 | 0.60 | 0.020 | 0.024 | | J | 0.09 | 0.20 | 0.004 | 0.008 | | J1 | 0.09 | 0.16 | 0.004 | 0.006 | | K | 0.19 | 0.30 | 0.007 | 0.012 | | K1 | 0.19 | 0.25 | 0.007 | 0.010 | | L | 6.40 BSC | | 0.252 | BSC | | М | o° | 8 ° | 0 ° | 8 ° | ## **GENERIC MARKING DIAGRAM\*** = Assembly Location = Wafer Lot V = Year W = Work Week = Pb-Free Package (Note: Microdot may be in either location) \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot "■", may or may not be present. Some products may not follow the Generic Marking. | so | OLDERING FOOT | PRINT | |----------------------------------------|---------------|-------------| | <b>~</b> | 7.06 — | - | | 1 | | | | | | | | —————————————————————————————————————— | | | | | | 0.65 | | <u> </u> | 1 | <del></del> | | 0.36 T | 14X | | | DOCUMENT NUMBER: | 98ASH70246A | Electronic versions are uncontrolled except when accessed directly from the Document Repository<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | TSSOP-14 WB | • | PAGE 1 OF 1 | **DIMENSIONS: MILLIMETERS** onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. **onsemi** does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### PUBLICATION ORDERING INFORMATION LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative